[EMAIL PROTECTED] writes: > This patch re-introduces the O_SYNC flag to make DRAM non-cached, which is > the default behavior > for non PowerPC architectures in /drivers/char/mem.c
This says nothing about why you want to do this---what bad things arise from the present code, or what good things would happen if the change was made. It needs to. The change isn't acceptable as it is, because IBM machines with a hypervisor don't allow system memory to be mapped uncacheable. It would at least have to have some platform-specific check in there. On other powerpc platforms, this would introduce possible cache paradoxes, where a page is mapped cacheable at one address (via the linear mapping) and uncacheable at another address (via /dev/mem). If you really really want to do this, you'll need to add code to bust up the large pages (or TLB entries) used for the linear mapping so that the corresponding pages of the linear mapping can be unmapped, or mapped cacheable. Plus you'll need to add the appropriate cache flushing code to make sure there aren't any cache lines for the page in cache. Further, you'll need to arrange somehow to make sure that the kernel stack has a resident TLB entry during the unrecoverable parts of the exception entry and exit paths. Paul. _______________________________________________ Linuxppc-dev mailing list Linuxppc-dev@ozlabs.org https://ozlabs.org/mailman/listinfo/linuxppc-dev