Hi Sughosh On 12/4/19 12:53 PM, Sughosh Ganu wrote: > Add an entry for allowing clock enablement for the random number > generator peripheral, RNG1. > > Signed-off-by: Sughosh Ganu <sughosh.g...@linaro.org> > --- > drivers/clk/clk_stm32mp1.c | 1 + > 1 file changed, 1 insertion(+) > > diff --git a/drivers/clk/clk_stm32mp1.c b/drivers/clk/clk_stm32mp1.c > index 3718970..da66bde 100644 > --- a/drivers/clk/clk_stm32mp1.c > +++ b/drivers/clk/clk_stm32mp1.c > @@ -563,6 +563,7 @@ static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] > = { > STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), > > STM32MP1_CLK_SET_CLR(RCC_MP_AHB5ENSETR, 0, GPIOZ, _UNKNOWN_SEL), > + STM32MP1_CLK_SET_CLR(RCC_MP_AHB5ENSETR, 6, RNG1_K, _UNKNOWN_SEL), > > STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 7, ETHCK_K, _ETH_SEL), > STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 8, ETHTX, _UNKNOWN_SEL),
Reviewed-by: Patrice Chotard <patrice.chot...@st.com> Thanks