Qspi controller has a memory mapped port which can be used for
data transfers. First controller need to be configured through
configuration port, then for data read switch the controller
to memory mapped and read from the predefined location.

Signed-off-by: Sourav Poddar <sourav.pod...@ti.com>
---
 drivers/mtd/spi/spansion.c   |    1 +
 drivers/mtd/spi/spi_flash.c  |   31 +++++++++++++--
 drivers/spi/ti_qspi.c        |   85 +++++++++++++++++++++++++++++++++++-------
 include/configs/dra7xx_evm.h |    3 +-
 include/spi.h                |    3 +
 5 files changed, 104 insertions(+), 19 deletions(-)

diff --git a/drivers/mtd/spi/spansion.c b/drivers/mtd/spi/spansion.c
index bc558c4..7edc369 100644
--- a/drivers/mtd/spi/spansion.c
+++ b/drivers/mtd/spi/spansion.c
@@ -137,6 +137,7 @@ struct spi_flash *spi_flash_probe_spansion(struct spi_slave 
*spi, u8 *idcode)
        flash->page_size = 256;
        flash->sector_size = 256 * params->pages_per_sector;
        flash->size = flash->sector_size * params->nr_sectors;
+        flash->memory_map = spi->memory_map;
 
        return flash;
 }
diff --git a/drivers/mtd/spi/spi_flash.c b/drivers/mtd/spi/spi_flash.c
index f3094a2..1482a25 100644
--- a/drivers/mtd/spi/spi_flash.c
+++ b/drivers/mtd/spi/spi_flash.c
@@ -155,6 +155,18 @@ int spi_flash_read_common(struct spi_flash *flash, const 
u8 *cmd,
        return ret;
 }
 
+void mem1cpy(void *dstAddr, void *srcAddr, size_t length)
+{
+       unsigned  i;
+       unsigned *DAddr = (unsigned *) (dstAddr);
+       unsigned *SAddr = (unsigned *) (srcAddr);
+       for (i = 0; i < length; i++)
+       {
+               *DAddr++ = *SAddr++;
+       }
+       return;
+}
+
 int spi_flash_cmd_read_fast(struct spi_flash *flash, u32 offset,
                size_t len, void *data)
 {
@@ -164,8 +176,13 @@ int spi_flash_cmd_read_fast(struct spi_flash *flash, u32 
offset,
        u8 cmd[4];
 
        /* Handle memory-mapped SPI */
-       if (flash->memory_map)
-               memcpy(data, flash->memory_map + offset, len);
+       if (flash->memory_map) {
+               spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MEM_MAP);
+               memcpy(data, (void *)(flash->memory_map + offset), len);
+               *((unsigned *) flash->memory_map) += (len * 4);
+               spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MEM_MAP_END);
+               return 0;
+       }
 
 #ifdef CONFIG_TI_QSPI
        page_size = flash->page_size;
@@ -214,9 +231,15 @@ int spi_flash_cmd_read_quad(struct spi_flash *flash, u32 
offset,
        u8 cmd[5];
 
        spi->quad_enable = 1;
+
        /* Handle memory-mapped SPI */
-       if (flash->memory_map)
-               memcpy(data, flash->memory_map + offset, len);
+       if (flash->memory_map) {
+               spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MEM_MAP);
+               memcpy(data, (void *)(flash->memory_map + offset), len);
+               *((unsigned *) flash->memory_map) += (len * 4);
+               spi_xfer(flash->spi, 0, NULL, NULL, SPI_XFER_MEM_MAP_END);
+               return 0;
+       }
 
        page_size = flash->page_size;
        page_addr = offset / page_size;
diff --git a/drivers/spi/ti_qspi.c b/drivers/spi/ti_qspi.c
index 12bba11..d314b6e 100644
--- a/drivers/spi/ti_qspi.c
+++ b/drivers/spi/ti_qspi.c
@@ -23,8 +23,8 @@
 struct qspi_slave {
        struct spi_slave slave;
        unsigned int mode;
-       u32 cmd;
-       u32 dc;
+        u32 cmd;
+        u32 dc;
 };
 
 #define to_qspi_slave(s) container_of(s, struct qspi_slave, slave)
@@ -86,6 +86,24 @@ static struct qspi_regs *qspi = (struct qspi_regs 
*)QSPI_BASE;
 #define QSPI_WC_BUSY                   (QSPI_WC | QSPI_BUSY)
 #define QSPI_XFER_DONE                 QSPI_WC
 
+#define MM_SWITCH              0x01
+#define MEM_CS                  0x100
+#define MEM_CS_UNSELECT                0xfffff0ff
+#define MMAP_START_ADDR         0x5c000000
+#define CORE_CTRL_IO            0x4a002558
+
+#define        QSPI_CMD_READ                           (0x3 << 0)
+#define        QSPI_CMD_READ_QUAD                      (0x6b << 0)
+#define        QSPI_CMD_READ_FAST                      (0x0b << 0)
+
+#define        QSPI_SETUP0_NUM_A_BYTES                 (0x2 << 8)
+#define        QSPI_SETUP0_NUM_D_BYTES_NO_BITS         (0x0 << 10)
+#define        QSPI_SETUP0_NUM_D_BYTES_8_BITS          (0x1 << 10)
+#define        QSPI_SETUP0_READ_NORMAL                 (0x0 << 12)
+#define        QSPI_SETUP0_READ_QUAD                   (0x3 << 12)
+#define        QSPI_CMD_WRITE                          (0x2 << 16)
+#define QSPI_NUM_DUMMY_BITS                    (0x0 << 24)
+
 int spi_cs_is_valid(unsigned int bus, unsigned int cs)
 {
        return 1;
@@ -108,6 +126,24 @@ void spi_init(void)
        /* nothing to do */
 }
 
+void spi_set_up_spi_register(struct spi_slave *slave)
+{
+       u32 memval = 0;
+
+       slave->memory_map = (void *)MMAP_START_ADDR;
+
+#ifdef CONFIG_SF_QUAD_RD
+       memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
+               QSPI_SETUP0_NUM_D_BYTES_8_BITS | QSPI_SETUP0_READ_QUAD |
+                       QSPI_CMD_WRITE | QSPI_NUM_DUMMY_BITS);
+#else
+       memval |= (QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
+               QSPI_SETUP0_NUM_D_BYTES_NO_BITS | QSPI_SETUP0_READ_NORMAL |
+                       QSPI_CMD_WRITE | QSPI_NUM_DUMMY_BITS);
+#endif
+       writel(memval, &qspi->spi_setup0);
+}
+
 void spi_set_speed(struct spi_slave *slave, uint hz)
 {
        uint clk_div;
@@ -149,6 +185,11 @@ struct spi_slave *spi_setup_slave(unsigned int bus, 
unsigned int cs,
 
        spi_set_speed(&qslave->slave, max_hz);
        qslave->mode = mode;
+
+#ifdef CONFIG_MMAP
+       spi_set_up_spi_register(&qslave->slave);
+#endif
+
        debug("%s: bus:%i cs:%i mode:%i\n", __func__, bus, cs, mode);
 
        return &qslave->slave;
@@ -188,12 +229,37 @@ int spi_xfer(struct spi_slave *slave, unsigned int 
bitlen, const void *dout,
        const uchar *txp = dout;
        uchar *rxp = din;
        uint status;
-       int timeout;
+       int timeout, val;
 
        debug("%s: bus:%i cs:%i bitlen:%i words:%i flags:%lx\n", __func__,
                slave->bus, slave->cs, bitlen, words, flags);
-       if (bitlen == 0)
-               return -1;
+
+        qslave->dc = 0;
+        if (qslave->mode & SPI_CPHA)
+                qslave->dc |= QSPI_CKPHA(slave->cs);
+        if (qslave->mode & SPI_CPOL)
+                qslave->dc |= QSPI_CKPOL(slave->cs);
+        if (qslave->mode & SPI_CS_HIGH)
+                qslave->dc |= QSPI_CSPOL(slave->cs);
+
+        writel(qslave->dc, &qspi->spi_dc);
+
+        if (flags == SPI_XFER_MEM_MAP) {
+                writel(MM_SWITCH, &qspi->spi_switch);
+                val = readl(CORE_CTRL_IO);
+                val |= MEM_CS;
+                writel(val, CORE_CTRL_IO);
+                return 0;
+        } else if (flags == SPI_XFER_MEM_MAP_END) {
+                writel(~MM_SWITCH, &qspi->spi_switch);
+                val = readl(CORE_CTRL_IO);
+                val &= MEM_CS_UNSELECT;
+                writel(val, CORE_CTRL_IO);
+                return 0;
+        }
+
+        if (bitlen == 0)
+                return -1;
 
        if (bitlen % 8) {
                flags |= SPI_XFER_END;
@@ -208,15 +274,6 @@ int spi_xfer(struct spi_slave *slave, unsigned int bitlen, 
const void *dout,
                qslave->cmd |= QSPI_3_PIN;
        qslave->cmd |= 0xfff;
 
-       /* setup device control reg */
-       qslave->dc = 0;
-       if (qslave->mode & SPI_CPHA)
-               qslave->dc |= QSPI_CKPHA(slave->cs);
-       if (qslave->mode & SPI_CPOL)
-               qslave->dc |= QSPI_CKPOL(slave->cs);
-       if (qslave->mode & SPI_CS_HIGH)
-               qslave->dc |= QSPI_CSPOL(slave->cs);
-
        while (words--) {
                if (txp) {
                        debug("tx cmd %08x dc %08x data %02x\n",
diff --git a/include/configs/dra7xx_evm.h b/include/configs/dra7xx_evm.h
index f16920b..34a9c07 100644
--- a/include/configs/dra7xx_evm.h
+++ b/include/configs/dra7xx_evm.h
@@ -58,7 +58,8 @@
 #define CONFIG_CMD_SF
 #define CONFIG_CMD_SPI
 #define CONFIG_SF_QUAD_RD
-#define CONFIG_SF_DEFAULT_SPEED                12000000
+#define CONFIG_MMAP
+#define CONFIG_SF_DEFAULT_SPEED                48000000
 #define CONFIG_DEFAULT_SPI_MODE                SPI_MODE_3
 
 /* SPI SPL */
diff --git a/include/spi.h b/include/spi.h
index 13280dc..312ca92 100644
--- a/include/spi.h
+++ b/include/spi.h
@@ -43,6 +43,8 @@
 #define SPI_XFER_BEGIN 0x01                    /* Assert CS before transfer */
 #define SPI_XFER_END   0x02                    /* Deassert CS after transfer */
 
+#define SPI_XFER_MEM_MAP 0x05
+#define SPI_XFER_MEM_MAP_END 0x06
 /*-----------------------------------------------------------------------
  * Representation of a SPI slave, i.e. what we're communicating with.
  *
@@ -58,6 +60,7 @@ struct spi_slave {
        unsigned int    cs;
        unsigned int max_write_size;
        bool quad_enable;
+       void *memory_map;
 };
 
 /*-----------------------------------------------------------------------
-- 
1.7.1

_______________________________________________
U-Boot mailing list
U-Boot@lists.denx.de
http://lists.denx.de/mailman/listinfo/u-boot

Reply via email to