From: Charlene Liu <charlene....@amd.com>

[why]
currently dml2 is using a hard coded 16 to convert memclk to dram_speed_mts.
for apu, this depends on wck_ratio.

change to pass the already calculated dram_speed_mts from fpu to dml2.

Reviewed-by: Natanel Roizenman <natanel.roizen...@amd.com>
Signed-off-by: Charlene Liu <charlene....@amd.com>
Signed-off-by: Zaeem Mohamed <zaeem.moha...@amd.com>
---
 drivers/gpu/drm/amd/display/dc/dml/dcn35/dcn35_fpu.c     | 2 ++
 drivers/gpu/drm/amd/display/dc/dml/dcn351/dcn351_fpu.c   | 1 +
 .../drm/amd/display/dc/dml2/dml2_translation_helper.c    | 9 ++++++---
 drivers/gpu/drm/amd/display/dc/dml2/dml2_wrapper.h       | 1 +
 4 files changed, 10 insertions(+), 3 deletions(-)

diff --git a/drivers/gpu/drm/amd/display/dc/dml/dcn35/dcn35_fpu.c 
b/drivers/gpu/drm/amd/display/dc/dml/dcn35/dcn35_fpu.c
index 47d785204f29..e8efffcc69a1 100644
--- a/drivers/gpu/drm/amd/display/dc/dml/dcn35/dcn35_fpu.c
+++ b/drivers/gpu/drm/amd/display/dc/dml/dcn35/dcn35_fpu.c
@@ -367,6 +367,8 @@ void dcn35_update_bw_bounding_box_fpu(struct dc *dc,
                                clock_limits[i].socclk_mhz;
                        
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].memclk_mhz =
                                clk_table->entries[i].memclk_mhz * 
clk_table->entries[i].wck_ratio;
+
+                       
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dram_speed_mts = 
clock_limits[i].dram_speed_mts;
                        
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dtbclk_mhz =
                                clock_limits[i].dtbclk_mhz;
                        
dc->dml2_options.bbox_overrides.clks_table.num_entries_per_clk.num_dcfclk_levels
 =
diff --git a/drivers/gpu/drm/amd/display/dc/dml/dcn351/dcn351_fpu.c 
b/drivers/gpu/drm/amd/display/dc/dml/dcn351/dcn351_fpu.c
index d9e63c4fdd95..17d0b4923b0c 100644
--- a/drivers/gpu/drm/amd/display/dc/dml/dcn351/dcn351_fpu.c
+++ b/drivers/gpu/drm/amd/display/dc/dml/dcn351/dcn351_fpu.c
@@ -401,6 +401,7 @@ void dcn351_update_bw_bounding_box_fpu(struct dc *dc,
                                clock_limits[i].socclk_mhz;
                        
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].memclk_mhz =
                                clk_table->entries[i].memclk_mhz * 
clk_table->entries[i].wck_ratio;
+                       
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dram_speed_mts = 
clock_limits[i].dram_speed_mts;
                        
dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dtbclk_mhz =
                                clock_limits[i].dtbclk_mhz;
                        
dc->dml2_options.bbox_overrides.clks_table.num_entries_per_clk.num_dcfclk_levels
 =
diff --git a/drivers/gpu/drm/amd/display/dc/dml2/dml2_translation_helper.c 
b/drivers/gpu/drm/amd/display/dc/dml2/dml2_translation_helper.c
index b416320873e1..220b2bb910c6 100644
--- a/drivers/gpu/drm/amd/display/dc/dml2/dml2_translation_helper.c
+++ b/drivers/gpu/drm/amd/display/dc/dml2/dml2_translation_helper.c
@@ -528,10 +528,13 @@ void dml2_init_soc_states(struct dml2_context *dml2, 
const struct dc *in_dc,
                        p->in_states->state_array[i].fabricclk_mhz =
                                
dml2->config.bbox_overrides.clks_table.clk_entries[i].fclk_mhz;
                }
-
                for (i = 0; i < 
dml2->config.bbox_overrides.clks_table.num_entries_per_clk.num_memclk_levels; 
i++) {
-                       p->in_states->state_array[i].dram_speed_mts =
-                               
dml2->config.bbox_overrides.clks_table.clk_entries[i].memclk_mhz * 
transactions_per_mem_clock;
+                       if 
(dml2->config.bbox_overrides.clks_table.clk_entries[i].dram_speed_mts)
+                               p->in_states->state_array[i].dram_speed_mts =
+                                       
dml2->config.bbox_overrides.clks_table.clk_entries[i].dram_speed_mts;
+                       else
+                               p->in_states->state_array[i].dram_speed_mts =
+                                       
dml2->config.bbox_overrides.clks_table.clk_entries[i].memclk_mhz * 
transactions_per_mem_clock;
                }
 
                for (i = 0; i < 
dml2->config.bbox_overrides.clks_table.num_entries_per_clk.num_socclk_levels; 
i++) {
diff --git a/drivers/gpu/drm/amd/display/dc/dml2/dml2_wrapper.h 
b/drivers/gpu/drm/amd/display/dc/dml2/dml2_wrapper.h
index 0f944fcfd5a5..785226945699 100644
--- a/drivers/gpu/drm/amd/display/dc/dml2/dml2_wrapper.h
+++ b/drivers/gpu/drm/amd/display/dc/dml2/dml2_wrapper.h
@@ -159,6 +159,7 @@ struct dml2_clks_table_entry {
        unsigned int dtbclk_mhz;
        unsigned int dispclk_mhz;
        unsigned int dppclk_mhz;
+       unsigned int dram_speed_mts; /*which is based on wck_ratio*/
 };
 
 struct dml2_clks_num_entries {
-- 
2.34.1

Reply via email to