The openrisc code uses an old style of interrupt handling, where a separate standalone set of qemu_irqs invoke a function openrisc_pic_cpu_handler() which signals the interrupt to the CPU proper by directly calling cpu_interrupt() and cpu_reset_interrupt(). Because CPU objects now inherit (indirectly) from TYPE_DEVICE, they can have GPIO input lines themselves, and the neater modern way to implement this is to simply have the CPU object itself provide the input IRQ lines.
The main aim of this patch series is to make that refactoring, which fixes a trivial memory leak reported by Coverity of the IRQs allocated in cpu_openrisc_pic_init(), and removes one callsite of the qemu_allocate_irqs() function. Patch 1 is a minor bugfix noticed along the way; patch 2 is there to make the change in patch 3 simpler and clearer to review. Tested with 'make check' and 'make check-acceptance'. thanks -- PMM Peter Maydell (3): hw/openrisc/openrisc_sim: Use IRQ splitter when connecting IRQ to multiple CPUs hw/openrisc/openrisc_sim: Abstract out "get IRQ x of CPU y" target/openrisc: Move pic_cpu code into CPU object proper target/openrisc/cpu.h | 1 - hw/openrisc/openrisc_sim.c | 46 +++++++++++++++++----------- hw/openrisc/pic_cpu.c | 61 -------------------------------------- target/openrisc/cpu.c | 32 ++++++++++++++++++++ hw/openrisc/Kconfig | 1 + hw/openrisc/meson.build | 2 +- 6 files changed, 63 insertions(+), 80 deletions(-) delete mode 100644 hw/openrisc/pic_cpu.c -- 2.20.1