Signed-off-by: Bastian Koppelmann <kbast...@mail.uni-paderborn.de> --- target-tricore/fpu_helper.c | 29 +++++++++++++++++++++++++++++ target-tricore/helper.h | 1 + target-tricore/translate.c | 3 +++ 3 files changed, 33 insertions(+)
diff --git a/target-tricore/fpu_helper.c b/target-tricore/fpu_helper.c index ee8b687..ceda415 100644 --- a/target-tricore/fpu_helper.c +++ b/target-tricore/fpu_helper.c @@ -171,3 +171,32 @@ uint32_t helper_fdiv(CPUTriCoreState *env, uint32_t r1, uint32_t r2) f_update_psw_flags(env, true); return (uint32_t)f_result; } + +uint32_t helper_fcmp(CPUTriCoreState *env, uint32_t r1, uint32_t r2) +{ + uint32_t result = 0; + uint32_t lt, eq, uo; + float32 arg1 = make_float32(r1); + float32 arg2 = make_float32(r2); + + set_flush_inputs_to_zero(0, &env->fp_status); + + lt = float32_lt_quiet(arg1, arg2, &env->fp_status); + eq = float32_eq_quiet(arg1, arg2, &env->fp_status); + uo = float32_unordered(arg1, arg2, &env->fp_status); + + result = lt; + result |= eq << 1; + result |= (!lt && !eq && !uo) << 2; + result |= uo << 3; + result |= f_is_denormal(arg1) << 4; + result |= f_is_denormal(arg2) << 5; + + env->FPU_FS = 0; + if (float32_is_signaling_nan(arg1) || float32_is_signaling_nan(arg2)) { + env->FPU_FI = (1 << 31); + env->FPU_FS = 1; + } + + return result; +} diff --git a/target-tricore/helper.h b/target-tricore/helper.h index f5eff36..489530f 100644 --- a/target-tricore/helper.h +++ b/target-tricore/helper.h @@ -109,6 +109,7 @@ DEF_HELPER_3(fadd, i32, env, i32, i32) DEF_HELPER_3(fsub, i32, env, i32, i32) DEF_HELPER_3(fmul, i32, env, i32, i32) DEF_HELPER_3(fdiv, i32, env, i32, i32) +DEF_HELPER_3(fcmp, i32, env, i32, i32) /* dvinit */ DEF_HELPER_3(dvinit_b_13, i64, env, i32, i32) DEF_HELPER_3(dvinit_b_131, i64, env, i32, i32) diff --git a/target-tricore/translate.c b/target-tricore/translate.c index 49c4969..a6e5c64 100644 --- a/target-tricore/translate.c +++ b/target-tricore/translate.c @@ -6678,6 +6678,9 @@ static void decode_rr_divide(CPUTriCoreState *env, DisasContext *ctx) case OPC2_32_RR_DIV_F: gen_helper_fdiv(cpu_gpr_d[r3], cpu_env, cpu_gpr_d[r1], cpu_gpr_d[r2]); break; + case OPC2_32_RR_CMP_F: + gen_helper_fcmp(cpu_gpr_d[r3], cpu_env, cpu_gpr_d[r1], cpu_gpr_d[r2]); + break; default: generate_trap(ctx, TRAPC_INSN_ERR, TIN2_IOPC); } -- 2.7.2