Replace all the parts of register polling code with
dwc2_hsotg_wait_bit_set function calls.

Signed-off-by: Sevak Arakelyan <sev...@synopsys.com>
---
 drivers/usb/dwc2/core.c   | 61 +++++++++++++----------------------------------
 drivers/usb/dwc2/gadget.c | 24 ++++---------------
 drivers/usb/dwc2/hcd.c    | 18 +++++---------
 3 files changed, 27 insertions(+), 76 deletions(-)

diff --git a/drivers/usb/dwc2/core.c b/drivers/usb/dwc2/core.c
index 96d0b2b202e3..84ab51990998 100644
--- a/drivers/usb/dwc2/core.c
+++ b/drivers/usb/dwc2/core.c
@@ -316,7 +316,6 @@ static bool dwc2_iddig_filter_enabled(struct dwc2_hsotg 
*hsotg)
 int dwc2_core_reset(struct dwc2_hsotg *hsotg, bool skip_wait)
 {
        u32 greset;
-       int count = 0;
        bool wait_for_host_mode = false;
 
        dev_vdbg(hsotg->dev, "%s()\n", __func__);
@@ -345,29 +344,19 @@ int dwc2_core_reset(struct dwc2_hsotg *hsotg, bool 
skip_wait)
        greset = dwc2_readl(hsotg->regs + GRSTCTL);
        greset |= GRSTCTL_CSFTRST;
        dwc2_writel(greset, hsotg->regs + GRSTCTL);
-       do {
-               udelay(1);
-               greset = dwc2_readl(hsotg->regs + GRSTCTL);
-               if (++count > 50) {
-                       dev_warn(hsotg->dev,
-                                "%s() HANG! Soft Reset GRSTCTL=%0x\n",
-                                __func__, greset);
-                       return -EBUSY;
-               }
-       } while (greset & GRSTCTL_CSFTRST);
+
+       if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_CSFTRST, 50)) {
+               dev_warn(hsotg->dev, "%s: HANG! Soft Reset timeout GRSTCTL 
GRSTCTL_CSFTRST\n",
+                        __func__);
+               return -EBUSY;
+       }
 
        /* Wait for AHB master IDLE state */
-       count = 0;
-       do {
-               udelay(1);
-               greset = dwc2_readl(hsotg->regs + GRSTCTL);
-               if (++count > 50) {
-                       dev_warn(hsotg->dev,
-                                "%s() HANG! AHB Idle GRSTCTL=%0x\n",
-                                __func__, greset);
-                       return -EBUSY;
-               }
-       } while (!(greset & GRSTCTL_AHBIDLE));
+       if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_AHBIDLE, 50)) {
+               dev_warn(hsotg->dev, "%s: HANG! AHB Idle timeout GRSTCTL 
GRSTCTL_AHBIDLE\n",
+                        __func__);
+               return -EBUSY;
+       }
 
        if (wait_for_host_mode && !skip_wait)
                dwc2_wait_for_mode(hsotg, true);
@@ -665,7 +654,6 @@ void dwc2_dump_global_registers(struct dwc2_hsotg *hsotg)
 void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const int num)
 {
        u32 greset;
-       int count = 0;
 
        dev_vdbg(hsotg->dev, "Flush Tx FIFO %d\n", num);
 
@@ -673,17 +661,9 @@ void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const 
int num)
        greset |= num << GRSTCTL_TXFNUM_SHIFT & GRSTCTL_TXFNUM_MASK;
        dwc2_writel(greset, hsotg->regs + GRSTCTL);
 
-       do {
-               greset = dwc2_readl(hsotg->regs + GRSTCTL);
-               if (++count > 10000) {
-                       dev_warn(hsotg->dev,
-                                "%s() HANG! GRSTCTL=%0x GNPTXSTS=0x%08x\n",
-                                __func__, greset,
-                                dwc2_readl(hsotg->regs + GNPTXSTS));
-                       break;
-               }
-               udelay(1);
-       } while (greset & GRSTCTL_TXFFLSH);
+       if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 10000))
+               dev_warn(hsotg->dev, "%s:  HANG! timeout GRSTCTL 
GRSTCTL_TXFFLSH\n",
+                        __func__);
 
        /* Wait for at least 3 PHY Clocks */
        udelay(1);
@@ -697,22 +677,15 @@ void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const 
int num)
 void dwc2_flush_rx_fifo(struct dwc2_hsotg *hsotg)
 {
        u32 greset;
-       int count = 0;
 
        dev_vdbg(hsotg->dev, "%s()\n", __func__);
 
        greset = GRSTCTL_RXFFLSH;
        dwc2_writel(greset, hsotg->regs + GRSTCTL);
 
-       do {
-               greset = dwc2_readl(hsotg->regs + GRSTCTL);
-               if (++count > 10000) {
-                       dev_warn(hsotg->dev, "%s() HANG! GRSTCTL=%0x\n",
-                                __func__, greset);
-                       break;
-               }
-               udelay(1);
-       } while (greset & GRSTCTL_RXFFLSH);
+       if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_RXFFLSH, 10000))
+               dev_warn(hsotg->dev, "%s: HANG! timeout GRSTCTL 
GRSTCTL_RXFFLSH\n",
+                        __func__);
 
        /* Wait for at least 3 PHY Clocks */
        udelay(1);
diff --git a/drivers/usb/dwc2/gadget.c b/drivers/usb/dwc2/gadget.c
index 05244f2b9955..3c48513fe98d 100644
--- a/drivers/usb/dwc2/gadget.c
+++ b/drivers/usb/dwc2/gadget.c
@@ -292,6 +292,7 @@ static void dwc2_hsotg_init_periodic_fifos(struct 
dwc2_hsotg *hsotg)
        unsigned int ep;
        unsigned int addr;
        int fifo_count;
+
        u32 val;
        u32 *txfsz = hsotg->params.g_tx_fifo_size;
 
@@ -2519,30 +2520,13 @@ static void dwc2_hsotg_set_ep_maxpacket(struct 
dwc2_hsotg *hsotg,
  */
 static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
 {
-       int timeout;
-       int val;
-
        dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
                    hsotg->regs + GRSTCTL);
 
        /* wait until the fifo is flushed */
-       timeout = 100;
-
-       while (1) {
-               val = dwc2_readl(hsotg->regs + GRSTCTL);
-
-               if ((val & (GRSTCTL_TXFFLSH)) == 0)
-                       break;
-
-               if (--timeout == 0) {
-                       dev_err(hsotg->dev,
-                               "%s: timeout flushing fifo (GRSTCTL=%08x)\n",
-                               __func__, val);
-                       break;
-               }
-
-               udelay(1);
-       }
+       if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100))
+               dev_warn(hsotg->dev, "%s: timeout flushing fifo 
GRSTCTL_TXFFLSH\n",
+                        __func__);
 }
 
 /**
diff --git a/drivers/usb/dwc2/hcd.c b/drivers/usb/dwc2/hcd.c
index f4ef159b538e..55df8019cb90 100644
--- a/drivers/usb/dwc2/hcd.c
+++ b/drivers/usb/dwc2/hcd.c
@@ -2392,24 +2392,18 @@ static void dwc2_core_host_init(struct dwc2_hsotg 
*hsotg)
 
                /* Halt all channels to put them into a known state */
                for (i = 0; i < num_channels; i++) {
-                       int count = 0;
-
                        hcchar = dwc2_readl(hsotg->regs + HCCHAR(i));
                        hcchar |= HCCHAR_CHENA | HCCHAR_CHDIS;
                        hcchar &= ~HCCHAR_EPDIR;
                        dwc2_writel(hcchar, hsotg->regs + HCCHAR(i));
                        dev_dbg(hsotg->dev, "%s: Halt channel %d\n",
                                __func__, i);
-                       do {
-                               hcchar = dwc2_readl(hsotg->regs + HCCHAR(i));
-                               if (++count > 1000) {
-                                       dev_err(hsotg->dev,
-                                               "Unable to clear enable on 
channel %d\n",
-                                               i);
-                                       break;
-                               }
-                               udelay(1);
-                       } while (hcchar & HCCHAR_CHENA);
+
+                       if (dwc2_hsotg_wait_bit_set(hsotg, HCCHAR(i),
+                                                   HCCHAR_CHENA, 1000)) {
+                               dev_warn(hsotg->dev, "Unable to clear enable on 
channal %d\n",
+                                        i);
+                       }
                }
        }
 
-- 
2.11.0

--
To unsubscribe from this list: send the line "unsubscribe linux-usb" in
the body of a message to majord...@vger.kernel.org
More majordomo info at  http://vger.kernel.org/majordomo-info.html

Reply via email to