Add Epoch Subsystem (EPSS) L3 interconnect provider node on SC7280
SoCs.

Signed-off-by: Odelu Kukatla <okuka...@codeaurora.org>
---
 arch/arm64/boot/dts/qcom/sc7280.dtsi | 9 +++++++++
 1 file changed, 9 insertions(+)

diff --git a/arch/arm64/boot/dts/qcom/sc7280.dtsi 
b/arch/arm64/boot/dts/qcom/sc7280.dtsi
index ecb2a77..05567bb 100644
--- a/arch/arm64/boot/dts/qcom/sc7280.dtsi
+++ b/arch/arm64/boot/dts/qcom/sc7280.dtsi
@@ -603,6 +603,15 @@
                        };
                };
 
+               epss_l3: interconnect@18590000 {
+                       compatible = "qcom,sc7280-epss-l3";
+                       reg = <0 0x18590000 0 1000>, <0 0x18591000 0 0x100>,
+                               <0 0x18592000 0 0x100>, <0 0x18593000 0 0x100>;
+                       clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>;
+                       clock-names = "xo", "alternate";
+                       #interconnect-cells = <1>;
+               };
+
                clk_virt: interconnect {
                        compatible = "qcom,sc7280-clk-virt";
                        #interconnect-cells = <2>;
-- 
The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum,
a Linux Foundation Collaborative Project

Reply via email to