Add power controller node and smi-common node for MT8183
In scpsys node, it contains clocks and regmapping of
infracfg and smi-common for bus protection.
And list all the power domains of MT8183 under scpsys node
to show the dependency between each other through hierarchical
structure.

Signed-off-by: Weiyi Lu <weiyi...@mediatek.com>
---
 arch/arm64/boot/dts/mediatek/mt8183.dtsi | 123 +++++++++++++++++++++++++++++++
 1 file changed, 123 insertions(+)

diff --git a/arch/arm64/boot/dts/mediatek/mt8183.dtsi 
b/arch/arm64/boot/dts/mediatek/mt8183.dtsi
index 1e03c84..4940bda 100644
--- a/arch/arm64/boot/dts/mediatek/mt8183.dtsi
+++ b/arch/arm64/boot/dts/mediatek/mt8183.dtsi
@@ -8,6 +8,7 @@
 #include <dt-bindings/clock/mt8183-clk.h>
 #include <dt-bindings/interrupt-controller/arm-gic.h>
 #include <dt-bindings/interrupt-controller/irq.h>
+#include <dt-bindings/power/mt8183-power.h>
 #include <dt-bindings/reset-controller/mt8183-resets.h>
 #include "mt8183-pinfunc.h"
 
@@ -309,6 +310,123 @@
                        #interrupt-cells = <2>;
                };
 
+               scpsys: power-controller@10006000 {
+                       compatible = "mediatek,mt8183-scpsys", "syscon";
+                       reg = <0 0x10006000 0 0x1000>;
+                       clocks = <&topckgen CLK_TOP_MUX_AUD_INTBUS>,
+                                <&infracfg CLK_INFRA_AUDIO>,
+                                <&infracfg CLK_INFRA_AUDIO_26M_BCLK>,
+                                <&topckgen CLK_TOP_MUX_MFG>,
+                                <&topckgen CLK_TOP_MUX_MM>,
+                                <&topckgen CLK_TOP_MUX_CAM>,
+                                <&topckgen CLK_TOP_MUX_IMG>,
+                                <&topckgen CLK_TOP_MUX_IPU_IF>,
+                                <&topckgen CLK_TOP_MUX_DSP>,
+                                <&topckgen CLK_TOP_MUX_DSP1>,
+                                <&topckgen CLK_TOP_MUX_DSP2>;
+                       clock-names = "audio", "audio1", "audio2", "mfg", "mm",
+                                     "cam", "isp", "vpu", "vpu1", "vpu2",
+                                     "vpu3";
+                       infracfg = <&infracfg>;
+                       mediatek,smi = <&smi_common>;
+                       #power-domain-cells = <1>;
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+
+                       audio@MT8183_POWER_DOMAIN_AUDIO {
+                               reg = <MT8183_POWER_DOMAIN_AUDIO>;
+                       };
+
+                       conn@MT8183_POWER_DOMAIN_CONN {
+                               reg = <MT8183_POWER_DOMAIN_CONN>;
+                       };
+
+                       mfg_async@MT8183_POWER_DOMAIN_MFG_ASYNC {
+                               reg = <MT8183_POWER_DOMAIN_MFG_ASYNC>;
+                               #address-cells = <1>;
+                               #size-cells = <0>;
+
+                               mfg@MT8183_POWER_DOMAIN_MFG {
+                                       reg = <MT8183_POWER_DOMAIN_MFG>;
+                                       #address-cells = <1>;
+                                       #size-cells = <0>;
+
+                                       mfg_core0@MT8183_POWER_DOMAIN_MFG_CORE0 
{
+                                               reg = 
<MT8183_POWER_DOMAIN_MFG_CORE0>;
+                                       };
+
+                                       mfg_core1@MT8183_POWER_DOMAIN_MFG_CORE1 
{
+                                               reg = 
<MT8183_POWER_DOMAIN_MFG_CORE1>;
+                                       };
+
+                                       mfg_2d@MT8183_POWER_DOMAIN_MFG_2D {
+                                               reg = 
<MT8183_POWER_DOMAIN_MFG_2D>;
+                                       };
+                               };
+                       };
+
+                       disp@MT8183_POWER_DOMAIN_DISP {
+                               reg = <MT8183_POWER_DOMAIN_DISP>;
+                               clocks = <&mmsys CLK_MM_SMI_COMMON>,
+                                        <&mmsys CLK_MM_SMI_LARB0>,
+                                        <&mmsys CLK_MM_SMI_LARB1>,
+                                        <&mmsys CLK_MM_GALS_COMM0>,
+                                        <&mmsys CLK_MM_GALS_COMM1>,
+                                        <&mmsys CLK_MM_GALS_CCU2MM>,
+                                        <&mmsys CLK_MM_GALS_IPU12MM>,
+                                        <&mmsys CLK_MM_GALS_IMG2MM>,
+                                        <&mmsys CLK_MM_GALS_CAM2MM>,
+                                        <&mmsys CLK_MM_GALS_IPU2MM>;
+                               #address-cells = <1>;
+                               #size-cells = <0>;
+
+                               cam@MT8183_POWER_DOMAIN_CAM {
+                                       reg = <MT8183_POWER_DOMAIN_CAM>;
+                                       clocks = <&camsys CLK_CAM_LARB6>,
+                                                <&camsys CLK_CAM_LARB3>,
+                                                <&camsys CLK_CAM_SENINF>,
+                                                <&camsys CLK_CAM_CAMSV0>,
+                                                <&camsys CLK_CAM_CAMSV1>,
+                                                <&camsys CLK_CAM_CAMSV2>,
+                                                <&camsys CLK_CAM_CCU>;
+                               };
+
+                               isp@MT8183_POWER_DOMAIN_ISP {
+                                       reg = <MT8183_POWER_DOMAIN_ISP>;
+                                       clocks = <&imgsys CLK_IMG_LARB5>,
+                                                <&imgsys CLK_IMG_LARB2>;
+                               };
+
+                               vdec@MT8183_POWER_DOMAIN_VDEC {
+                                       reg = <MT8183_POWER_DOMAIN_VDEC>;
+                               };
+
+                               vden@MT8183_POWER_DOMAIN_VENC {
+                                       reg = <MT8183_POWER_DOMAIN_VENC>;
+                               };
+
+                               vpu_top@MT8183_POWER_DOMAIN_VPU_TOP {
+                                       reg = <MT8183_POWER_DOMAIN_VPU_TOP>;
+                                       clocks = <&ipu_conn CLK_IPU_CONN_IPU>,
+                                                <&ipu_conn CLK_IPU_CONN_AHB>,
+                                                <&ipu_conn CLK_IPU_CONN_AXI>,
+                                                <&ipu_conn CLK_IPU_CONN_ISP>,
+                                                <&ipu_conn 
CLK_IPU_CONN_CAM_ADL>,
+                                                <&ipu_conn 
CLK_IPU_CONN_IMG_ADL>;
+                                       #address-cells = <1>;
+                                       #size-cells = <0>;
+
+                                       vpu_core0@MT8183_POWER_DOMAIN_VPU_CORE0 
{
+                                               reg = 
<MT8183_POWER_DOMAIN_VPU_CORE0>;
+                                       };
+
+                                       vpu_core1@MT8183_POWER_DOMAIN_VPU_CORE1 
{
+                                               reg = 
<MT8183_POWER_DOMAIN_VPU_CORE1>;
+                                       };
+                               };
+                       };
+               };
+
                watchdog: watchdog@10007000 {
                        compatible = "mediatek,mt8183-wdt",
                                     "mediatek,mt6589-wdt";
@@ -690,6 +808,11 @@
                        #clock-cells = <1>;
                };
 
+               smi_common: smi@14019000 {
+                       compatible = "mediatek,mt8183-smi-common", "syscon";
+                       reg = <0 0x14019000 0 0x1000>;
+               };
+
                imgsys: syscon@15020000 {
                        compatible = "mediatek,mt8183-imgsys", "syscon";
                        reg = <0 0x15020000 0 0x1000>;
-- 
1.8.1.1.dirty

Reply via email to