Reviewed-by: JC Kuo <jc...@nvidia.com>

On 1/25/19 7:25 PM, Thierry Reding wrote:
From: JC Kuo <jc...@nvidia.com>

Tegra186 USB2 pads and USB3 pads do not have hardware mux for changing
the pad function. For such "lanes", we can skip the lane mux register
programming.

Signed-off-by: JC Kuo <jc...@nvidia.com>
Signed-off-by: Thierry Reding <tred...@nvidia.com>
---
  drivers/phy/tegra/xusb.c | 6 +++++-
  1 file changed, 5 insertions(+), 1 deletion(-)

diff --git a/drivers/phy/tegra/xusb.c b/drivers/phy/tegra/xusb.c
index 5b3b8863363e..e3bc60cfe6a1 100644
--- a/drivers/phy/tegra/xusb.c
+++ b/drivers/phy/tegra/xusb.c
@@ -1,5 +1,5 @@
  /*
- * Copyright (c) 2014-2015, NVIDIA CORPORATION.  All rights reserved.
+ * Copyright (c) 2014-2016, NVIDIA CORPORATION.  All rights reserved.
   *
   * This program is free software; you can redistribute it and/or modify it
   * under the terms and conditions of the GNU General Public License,
@@ -313,6 +313,10 @@ static void tegra_xusb_lane_program(struct tegra_xusb_lane 
*lane)
        const struct tegra_xusb_lane_soc *soc = lane->soc;
        u32 value;
+ /* skip single function lanes */
+       if (soc->num_funcs < 2)
+               return;
+
        /* choose function */
        value = padctl_readl(padctl, soc->offset);
        value &= ~(soc->mask << soc->shift);

Reply via email to