Hi Elaine,

Am Freitag, 28. April 2017, 10:33:21 CEST schrieb Elaine Zhang:
> This patch exports related BUS/VPU/RGA/HDCP/IEP/TSP/WIFI/
> VIO/USB/EFUSE/GPU/CRYPTO clocks for dts reference.
> 
> Signed-off-by: Elaine Zhang <zhangq...@rock-chips.com>

As always, please separate this into two patches with one adding the
clock-ids to the rk3228-cru.h and a second patch then doing the
assignment in clk-rk3228.c


Thanks
Heiko

> ---
>  drivers/clk/rockchip/clk-rk3228.c      | 92 
> +++++++++++++++++-----------------
>  include/dt-bindings/clock/rk3228-cru.h | 47 +++++++++++++++++
>  2 files changed, 93 insertions(+), 46 deletions(-)
> 
> diff --git a/drivers/clk/rockchip/clk-rk3228.c 
> b/drivers/clk/rockchip/clk-rk3228.c
> index a6cdf8fc1e75..7ded7d63d53e 100644
> --- a/drivers/clk/rockchip/clk-rk3228.c
> +++ b/drivers/clk/rockchip/clk-rk3228.c
> @@ -270,15 +270,15 @@ enum rk3228_plls {
>                       RK2928_CLKGATE_CON(0), 1, GFLAGS),
>       COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
>                       RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS),
> -     GATE(ARMCLK, "aclk_cpu", "aclk_cpu_src", 0,
> +     GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0,
>                       RK2928_CLKGATE_CON(6), 0, GFLAGS),
> -     COMPOSITE_NOMUX(0, "hclk_cpu", "aclk_cpu_src", 0,
> +     COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0,
>                       RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
>                       RK2928_CLKGATE_CON(6), 1, GFLAGS),
>       COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", 0,
>                       RK2928_CLKSEL_CON(1), 12, 3, DFLAGS,
>                       RK2928_CLKGATE_CON(6), 2, GFLAGS),
> -     GATE(0, "pclk_cpu", "pclk_bus_src", 0,
> +     GATE(PCLK_CPU, "pclk_cpu", "pclk_bus_src", 0,
>                       RK2928_CLKGATE_CON(6), 3, GFLAGS),
>       GATE(0, "pclk_phy_pre", "pclk_bus_src", 0,
>                       RK2928_CLKGATE_CON(6), 4, GFLAGS),
> @@ -286,58 +286,58 @@ enum rk3228_plls {
>                       RK2928_CLKGATE_CON(6), 13, GFLAGS),
>  
>       /* PD_VIDEO */
> -     COMPOSITE(0, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 11, GFLAGS),
> -     FACTOR_GATE(0, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
> +     FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
>                       RK2928_CLKGATE_CON(4), 4, GFLAGS),
>  
> -     COMPOSITE(0, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 2, GFLAGS),
> -     FACTOR_GATE(0, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
> +     FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 
> 1, 4,
>                       RK2928_CLKGATE_CON(4), 5, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 3, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 4, GFLAGS),
>  
>       /* PD_VIO */
> -     COMPOSITE(0, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(ACLK_IEP_PRE, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 0, GFLAGS),
> -     DIV(0, "hclk_vio_pre", "aclk_iep_pre", 0,
> +     DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_iep_pre", 0,
>                       RK2928_CLKSEL_CON(2), 0, 5, DFLAGS),
>  
> -     COMPOSITE(0, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(ACLK_HDCP_PRE, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(1), 4, GFLAGS),
>  
>       MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(33), 13, 2, MFLAGS),
> -     COMPOSITE_NOMUX(0, "aclk_rga_pre", "sclk_rga_src", 0,
> +     COMPOSITE_NOMUX(ACLK_RGA_PRE, "aclk_rga_pre", "sclk_rga_src", 0,
>                       RK2928_CLKSEL_CON(33), 8, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(1), 2, GFLAGS),
> -     COMPOSITE(0, "sclk_rga", mux_sclk_rga_p, 0,
> +     COMPOSITE(SCLK_RGA, "sclk_rga", mux_sclk_rga_p, 0,
>                       RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 6, GFLAGS),
>  
> -     COMPOSITE(0, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
> +     COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
>                       RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(1), 1, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_hdcp", mux_pll_src_3plls_p, 0,
> +     COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_3plls_p, 0,
>                       RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 5, GFLAGS),
>  
>       GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
>                       RK2928_CLKGATE_CON(3), 7, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
> +     COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
>                       RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS,
>                       RK2928_CLKGATE_CON(3), 8, GFLAGS),
>  
> @@ -372,18 +372,18 @@ enum rk3228_plls {
>       GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
>                       RK2928_CLKGATE_CON(6), 10, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_crypto", mux_pll_src_2plls_p, 0,
> +     COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
>                       RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(2), 7, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_tsp", mux_pll_src_2plls_p, 0,
> +     COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_2plls_p, 0,
>                       RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS,
>                       RK2928_CLKGATE_CON(2), 6, GFLAGS),
>  
> -     GATE(0, "sclk_hsadc", "ext_hsadc", 0,
> +     GATE(SCLK_HSADC, "sclk_hsadc", "ext_hsadc", 0,
>                       RK2928_CLKGATE_CON(10), 12, GFLAGS),
>  
> -     COMPOSITE(0, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
> +     COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
>                       RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS,
>                       RK2928_CLKGATE_CON(2), 15, GFLAGS),
>  
> @@ -466,9 +466,9 @@ enum rk3228_plls {
>       GATE(0, "jtag", "ext_jtag", 0,
>                       RK2928_CLKGATE_CON(1), 3, GFLAGS),
>  
> -     GATE(0, "sclk_otgphy0", "xin24m", 0,
> +     GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", 0,
>                       RK2928_CLKGATE_CON(1), 5, GFLAGS),
> -     GATE(0, "sclk_otgphy1", "xin24m", 0,
> +     GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", 0,
>                       RK2928_CLKGATE_CON(1), 6, GFLAGS),
>  
>       COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
> @@ -544,28 +544,28 @@ enum rk3228_plls {
>        */
>  
>       /* PD_VOP */
> -     GATE(0, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, 
> GFLAGS),
> +     GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 
> 0, GFLAGS),
>       GATE(0, "aclk_rga_noc", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 11, 
> GFLAGS),
> -     GATE(0, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, 
> GFLAGS),
> +     GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 
> 2, GFLAGS),
>       GATE(0, "aclk_iep_noc", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 9, 
> GFLAGS),
>  
>       GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 
> 5, GFLAGS),
>       GATE(0, "aclk_vop_noc", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 12, 
> GFLAGS),
>  
> -     GATE(0, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, 
> GFLAGS),
> +     GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_pre", 0, 
> RK2928_CLKGATE_CON(14), 10, GFLAGS),
>       GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(13), 
> 10, GFLAGS),
>  
> -     GATE(0, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, 
> GFLAGS),
> -     GATE(0, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, 
> GFLAGS),
> +     GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 
> 1, GFLAGS),
> +     GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 
> 3, GFLAGS),
>       GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 
> 6, GFLAGS),
>       GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 
> 7, GFLAGS),
>       GATE(0, "hclk_vio_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 8, 
> GFLAGS),
>       GATE(0, "hclk_vop_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 13, 
> GFLAGS),
> -     GATE(0, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, 
> GFLAGS),
> -     GATE(0, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, 
> GFLAGS),
> +     GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio_pre", 0, 
> RK2928_CLKGATE_CON(14), 7, GFLAGS),
> +     GATE(HCLK_HDCP_MMU, "hclk_hdcp_mmu", "hclk_vio_pre", 0, 
> RK2928_CLKGATE_CON(14), 12, GFLAGS),
>       GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, 
> RK2928_CLKGATE_CON(14), 6, GFLAGS),
> -     GATE(0, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, 
> GFLAGS),
> -     GATE(0, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, 
> GFLAGS),
> +     GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio_pre", 0, 
> RK2928_CLKGATE_CON(14), 8, GFLAGS),
> +     GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 
> 11, GFLAGS),
>  
>       /* PD_PERI */
>       GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, 
> RK2928_CLKGATE_CON(12), 0, GFLAGS),
> @@ -575,12 +575,12 @@ enum rk3228_plls {
>       GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, 
> GFLAGS),
>       GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, 
> GFLAGS),
>       GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 
> 3, GFLAGS),
> -     GATE(0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, 
> GFLAGS),
> +     GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 
> 6, GFLAGS),
>       GATE(0, "hclk_host0_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 7, 
> GFLAGS),
> -     GATE(0, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, 
> GFLAGS),
> +     GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 
> 8, GFLAGS),
>       GATE(0, "hclk_host1_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 9, 
> GFLAGS),
> -     GATE(0, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, 
> GFLAGS),
> -     GATE(0, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS),
> +     GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 
> 10, GFLAGS),
> +     GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, 
> GFLAGS),
>       GATE(0, "hclk_otg_pmu", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 13, 
> GFLAGS),
>       GATE(0, "hclk_host2_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 14, 
> GFLAGS),
>       GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, 
> RK2928_CLKGATE_CON(12), 1, GFLAGS),
> @@ -589,7 +589,7 @@ enum rk3228_plls {
>       GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IGNORE_UNUSED, 
> RK2928_CLKGATE_CON(12), 2, GFLAGS),
>  
>       /* PD_GPU */
> -     GATE(0, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 14, 
> GFLAGS),
> +     GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 
> 14, GFLAGS),
>       GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 15, 
> GFLAGS),
>  
>       /* PD_BUS */
> @@ -603,16 +603,16 @@ enum rk3228_plls {
>       GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 8, GFLAGS),
>       GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 9, GFLAGS),
>       GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 10, GFLAGS),
> -     GATE(0, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
> -     GATE(0, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, 
> GFLAGS),
> -     GATE(0, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, 
> GFLAGS),
> +     GATE(HCLK_TSP, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, 
> GFLAGS),
> +     GATE(HCLK_M_CRYPTO, "hclk_crypto_mst", "hclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 11, GFLAGS),
> +     GATE(HCLK_S_CRYPTO, "hclk_crypto_slv", "hclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 12, GFLAGS),
>  
>       GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 4, 
> GFLAGS),
>       GATE(0, "pclk_ddrmon", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 6, 
> GFLAGS),
>       GATE(0, "pclk_msch_noc", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(10), 2, 
> GFLAGS),
>  
> -     GATE(0, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, 
> GFLAGS),
> -     GATE(0, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, 
> GFLAGS),
> +     GATE(PCLK_EFUSE_1024, "pclk_efuse_1024", "pclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 13, GFLAGS),
> +     GATE(PCLK_EFUSE_256, "pclk_efuse_256", "pclk_cpu", 0, 
> RK2928_CLKGATE_CON(8), 14, GFLAGS),
>       GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, 
> GFLAGS),
>       GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, 
> GFLAGS),
>       GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, 
> GFLAGS),
> @@ -640,13 +640,13 @@ enum rk3228_plls {
>       GATE(0, "pclk_vdacphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 8, 
> GFLAGS),
>       GATE(0, "pclk_phy_noc", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 9, 
> GFLAGS),
>  
> -     GATE(0, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, 
> GFLAGS),
> +     GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 
> 0, GFLAGS),
>       GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 4, 
> GFLAGS),
> -     GATE(0, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, 
> GFLAGS),
> +     GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0, 
> RK2928_CLKGATE_CON(15), 2, GFLAGS),
>       GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", 0, 
> RK2928_CLKGATE_CON(15), 6, GFLAGS),
> -     GATE(0, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, 
> GFLAGS),
> +     GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 
> 1, GFLAGS),
>       GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 5, 
> GFLAGS),
> -     GATE(0, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, 
> GFLAGS),
> +     GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0, 
> RK2928_CLKGATE_CON(15), 3, GFLAGS),
>       GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", 0, 
> RK2928_CLKGATE_CON(15), 7, GFLAGS),
>  
>       /* PD_MMC */
> diff --git a/include/dt-bindings/clock/rk3228-cru.h 
> b/include/dt-bindings/clock/rk3228-cru.h
> index b27e2b1a65e3..56f841c22801 100644
> --- a/include/dt-bindings/clock/rk3228-cru.h
> +++ b/include/dt-bindings/clock/rk3228-cru.h
> @@ -61,6 +61,17 @@
>  #define SCLK_MAC_TX          130
>  #define SCLK_MAC_PHY         131
>  #define SCLK_MAC_OUT         132
> +#define SCLK_VDEC_CABAC              133
> +#define SCLK_VDEC_CORE               134
> +#define SCLK_RGA             135
> +#define SCLK_HDCP            136
> +#define SCLK_HDMI_CEC                137
> +#define SCLK_CRYPTO          138
> +#define SCLK_TSP             139
> +#define SCLK_HSADC           140
> +#define SCLK_WIFI            141
> +#define SCLK_OTGPHY0         142
> +#define SCLK_OTGPHY1         143
>  
>  /* dclk gates */
>  #define DCLK_VOP             190
> @@ -68,15 +79,32 @@
>  
>  /* aclk gates */
>  #define ACLK_DMAC            194
> +#define ACLK_CPU             195
> +#define ACLK_VPU_PRE         196
> +#define ACLK_RKVDEC_PRE              197
> +#define ACLK_RGA_PRE         198
> +#define ACLK_IEP_PRE         199
> +#define ACLK_HDCP_PRE                200
> +#define ACLK_VOP_PRE         201
> +#define ACLK_VPU             202
> +#define ACLK_RKVDEC          203
> +#define ACLK_IEP             204
> +#define ACLK_RGA             205
> +#define ACLK_HDCP            206
>  #define ACLK_PERI            210
>  #define ACLK_VOP             211
>  #define ACLK_GMAC            212
> +#define ACLK_GPU             213
>  
>  /* pclk gates */
>  #define PCLK_GPIO0           320
>  #define PCLK_GPIO1           321
>  #define PCLK_GPIO2           322
>  #define PCLK_GPIO3           323
> +#define PCLK_VIO_H2P         324
> +#define PCLK_HDCP            325
> +#define PCLK_EFUSE_1024              326
> +#define PCLK_EFUSE_256               327
>  #define PCLK_GRF             329
>  #define PCLK_I2C0            332
>  #define PCLK_I2C1            333
> @@ -89,6 +117,7 @@
>  #define PCLK_TSADC           344
>  #define PCLK_PWM             350
>  #define PCLK_TIMER           353
> +#define PCLK_CPU             354
>  #define PCLK_PERI            363
>  #define PCLK_HDMI_CTRL               364
>  #define PCLK_HDMI_PHY                365
> @@ -104,6 +133,24 @@
>  #define HCLK_SDMMC           456
>  #define HCLK_SDIO            457
>  #define HCLK_EMMC            459
> +#define HCLK_CPU             460
> +#define HCLK_VPU_PRE         461
> +#define HCLK_RKVDEC_PRE              462
> +#define HCLK_VIO_PRE         463
> +#define HCLK_VPU             464
> +#define HCLK_RKVDEC          465
> +#define HCLK_VIO             466
> +#define HCLK_RGA             467
> +#define HCLK_IEP             468
> +#define HCLK_VIO_H2P         469
> +#define HCLK_HDCP_MMU                470
> +#define HCLK_HOST0           471
> +#define HCLK_HOST1           472
> +#define HCLK_HOST2           473
> +#define HCLK_OTG             474
> +#define HCLK_TSP             475
> +#define HCLK_M_CRYPTO                476
> +#define HCLK_S_CRYPTO                477
>  #define HCLK_PERI            478
>  
>  #define CLK_NR_CLKS          (HCLK_PERI + 1)
> 


Reply via email to