On Mon, 2014-08-18 at 22:16 +0300, ville.syrj...@linux.intel.com wrote:
> From: Ville Syrjälä <ville.syrj...@linux.intel.com>
> 
> Bspec says we should enable the DP port before enabling panel power,
> and that the port must be enabled with training pattern 1. Do so.
> 
> Signed-off-by: Ville Syrjälä <ville.syrj...@linux.intel.com>

Reviewed-by: Imre Deak <imre.d...@intel.com>

> ---
>  drivers/gpu/drm/i915/intel_dp.c | 172 
> +++++++++++++++++++++++-----------------
>  1 file changed, 100 insertions(+), 72 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/intel_dp.c b/drivers/gpu/drm/i915/intel_dp.c
> index 28bc652..12925be 100644
> --- a/drivers/gpu/drm/i915/intel_dp.c
> +++ b/drivers/gpu/drm/i915/intel_dp.c
> @@ -2264,6 +2264,104 @@ static void chv_post_disable_dp(struct intel_encoder 
> *encoder)
>       mutex_unlock(&dev_priv->dpio_lock);
>  }
>  
> +static void
> +_intel_dp_set_link_train(struct intel_dp *intel_dp,
> +                      uint32_t *DP,
> +                      uint8_t dp_train_pat)
> +{
> +     struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
> +     struct drm_device *dev = intel_dig_port->base.base.dev;
> +     struct drm_i915_private *dev_priv = dev->dev_private;
> +     enum port port = intel_dig_port->port;
> +
> +     if (HAS_DDI(dev)) {
> +             uint32_t temp = I915_READ(DP_TP_CTL(port));
> +
> +             if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
> +                     temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
> +             else
> +                     temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
> +
> +             temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
> +             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> +             case DP_TRAINING_PATTERN_DISABLE:
> +                     temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
> +
> +                     break;
> +             case DP_TRAINING_PATTERN_1:
> +                     temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
> +                     break;
> +             case DP_TRAINING_PATTERN_2:
> +                     temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
> +                     break;
> +             case DP_TRAINING_PATTERN_3:
> +                     temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
> +                     break;
> +             }
> +             I915_WRITE(DP_TP_CTL(port), temp);
> +
> +     } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
> +             *DP &= ~DP_LINK_TRAIN_MASK_CPT;
> +
> +             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> +             case DP_TRAINING_PATTERN_DISABLE:
> +                     *DP |= DP_LINK_TRAIN_OFF_CPT;
> +                     break;
> +             case DP_TRAINING_PATTERN_1:
> +                     *DP |= DP_LINK_TRAIN_PAT_1_CPT;
> +                     break;
> +             case DP_TRAINING_PATTERN_2:
> +                     *DP |= DP_LINK_TRAIN_PAT_2_CPT;
> +                     break;
> +             case DP_TRAINING_PATTERN_3:
> +                     DRM_ERROR("DP training pattern 3 not supported\n");
> +                     *DP |= DP_LINK_TRAIN_PAT_2_CPT;
> +                     break;
> +             }
> +
> +     } else {
> +             if (IS_CHERRYVIEW(dev))
> +                     *DP &= ~DP_LINK_TRAIN_MASK_CHV;
> +             else
> +                     *DP &= ~DP_LINK_TRAIN_MASK;
> +
> +             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> +             case DP_TRAINING_PATTERN_DISABLE:
> +                     *DP |= DP_LINK_TRAIN_OFF;
> +                     break;
> +             case DP_TRAINING_PATTERN_1:
> +                     *DP |= DP_LINK_TRAIN_PAT_1;
> +                     break;
> +             case DP_TRAINING_PATTERN_2:
> +                     *DP |= DP_LINK_TRAIN_PAT_2;
> +                     break;
> +             case DP_TRAINING_PATTERN_3:
> +                     if (IS_CHERRYVIEW(dev)) {
> +                             *DP |= DP_LINK_TRAIN_PAT_3_CHV;
> +                     } else {
> +                             DRM_ERROR("DP training pattern 3 not 
> supported\n");
> +                             *DP |= DP_LINK_TRAIN_PAT_2;
> +                     }
> +                     break;
> +             }
> +     }
> +}
> +
> +static void intel_dp_enable_port(struct intel_dp *intel_dp)
> +{
> +     struct drm_device *dev = intel_dp_to_dev(intel_dp);
> +     struct drm_i915_private *dev_priv = dev->dev_private;
> +
> +     intel_dp->DP |= DP_PORT_EN;
> +
> +     /* enable with pattern 1 (as per spec) */
> +     _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
> +                              DP_TRAINING_PATTERN_1);
> +
> +     I915_WRITE(intel_dp->output_reg, intel_dp->DP);
> +     POSTING_READ(intel_dp->output_reg);
> +}
> +
>  static void intel_enable_dp(struct intel_encoder *encoder)
>  {
>       struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
> @@ -2274,6 +2372,7 @@ static void intel_enable_dp(struct intel_encoder 
> *encoder)
>       if (WARN_ON(dp_reg & DP_PORT_EN))
>               return;
>  
> +     intel_dp_enable_port(intel_dp);
>       intel_edp_panel_vdd_on(intel_dp);
>       intel_edp_panel_on(intel_dp);
>       intel_edp_panel_vdd_off(intel_dp, true);
> @@ -3174,81 +3273,10 @@ intel_dp_set_link_train(struct intel_dp *intel_dp,
>       struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
>       struct drm_device *dev = intel_dig_port->base.base.dev;
>       struct drm_i915_private *dev_priv = dev->dev_private;
> -     enum port port = intel_dig_port->port;
>       uint8_t buf[sizeof(intel_dp->train_set) + 1];
>       int ret, len;
>  
> -     if (HAS_DDI(dev)) {
> -             uint32_t temp = I915_READ(DP_TP_CTL(port));
> -
> -             if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
> -                     temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
> -             else
> -                     temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
> -
> -             temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
> -             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> -             case DP_TRAINING_PATTERN_DISABLE:
> -                     temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
> -
> -                     break;
> -             case DP_TRAINING_PATTERN_1:
> -                     temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
> -                     break;
> -             case DP_TRAINING_PATTERN_2:
> -                     temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
> -                     break;
> -             case DP_TRAINING_PATTERN_3:
> -                     temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
> -                     break;
> -             }
> -             I915_WRITE(DP_TP_CTL(port), temp);
> -
> -     } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
> -             *DP &= ~DP_LINK_TRAIN_MASK_CPT;
> -
> -             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> -             case DP_TRAINING_PATTERN_DISABLE:
> -                     *DP |= DP_LINK_TRAIN_OFF_CPT;
> -                     break;
> -             case DP_TRAINING_PATTERN_1:
> -                     *DP |= DP_LINK_TRAIN_PAT_1_CPT;
> -                     break;
> -             case DP_TRAINING_PATTERN_2:
> -                     *DP |= DP_LINK_TRAIN_PAT_2_CPT;
> -                     break;
> -             case DP_TRAINING_PATTERN_3:
> -                     DRM_ERROR("DP training pattern 3 not supported\n");
> -                     *DP |= DP_LINK_TRAIN_PAT_2_CPT;
> -                     break;
> -             }
> -
> -     } else {
> -             if (IS_CHERRYVIEW(dev))
> -                     *DP &= ~DP_LINK_TRAIN_MASK_CHV;
> -             else
> -                     *DP &= ~DP_LINK_TRAIN_MASK;
> -
> -             switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
> -             case DP_TRAINING_PATTERN_DISABLE:
> -                     *DP |= DP_LINK_TRAIN_OFF;
> -                     break;
> -             case DP_TRAINING_PATTERN_1:
> -                     *DP |= DP_LINK_TRAIN_PAT_1;
> -                     break;
> -             case DP_TRAINING_PATTERN_2:
> -                     *DP |= DP_LINK_TRAIN_PAT_2;
> -                     break;
> -             case DP_TRAINING_PATTERN_3:
> -                     if (IS_CHERRYVIEW(dev)) {
> -                             *DP |= DP_LINK_TRAIN_PAT_3_CHV;
> -                     } else {
> -                             DRM_ERROR("DP training pattern 3 not 
> supported\n");
> -                             *DP |= DP_LINK_TRAIN_PAT_2;
> -                     }
> -                     break;
> -             }
> -     }
> +     _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
>  
>       I915_WRITE(intel_dp->output_reg, *DP);
>       POSTING_READ(intel_dp->output_reg);

Attachment: signature.asc
Description: This is a digitally signed message part

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
http://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to