Prefer generic poll helpers over i915 custom helpers.

The functional change is losing the exponentially growing sleep of
wait_for(), which used to be 10, 20, 40, ..., 640, and 1280 us.

Use an arbitrary constant 500 us sleep instead. The timeout remains at
100 ms.

Signed-off-by: Jani Nikula <jani.nik...@intel.com>
---
 .../i915/display/intel_display_power_well.c   | 29 ++++++++++---------
 1 file changed, 16 insertions(+), 13 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display_power_well.c 
b/drivers/gpu/drm/i915/display/intel_display_power_well.c
index 92f4c81d9d1f..711469627d14 100644
--- a/drivers/gpu/drm/i915/display/intel_display_power_well.c
+++ b/drivers/gpu/drm/i915/display/intel_display_power_well.c
@@ -1122,6 +1122,8 @@ static void vlv_set_power_well(struct intel_display 
*display,
        u32 mask;
        u32 state;
        u32 ctrl;
+       u32 val;
+       int ret;
 
        mask = PUNIT_PWRGT_MASK(pw_idx);
        state = enable ? PUNIT_PWRGT_PWR_ON(pw_idx) :
@@ -1129,10 +1131,7 @@ static void vlv_set_power_well(struct intel_display 
*display,
 
        vlv_punit_get(display->drm);
 
-#define COND \
-       ((vlv_punit_read(display->drm, PUNIT_REG_PWRGT_STATUS) & mask) == state)
-
-       if (COND)
+       if ((vlv_punit_read(display->drm, PUNIT_REG_PWRGT_STATUS) & mask) == 
state)
                goto out;
 
        ctrl = vlv_punit_read(display->drm, PUNIT_REG_PWRGT_CTRL);
@@ -1140,14 +1139,16 @@ static void vlv_set_power_well(struct intel_display 
*display,
        ctrl |= state;
        vlv_punit_write(display->drm, PUNIT_REG_PWRGT_CTRL, ctrl);
 
-       if (wait_for(COND, 100))
+       ret = read_poll_timeout(vlv_punit_read, val,
+                               (val & mask) == state,
+                               500, 100 * 1000, false,
+                               display->drm, PUNIT_REG_PWRGT_STATUS);
+       if (ret)
                drm_err(display->drm,
                        "timeout setting power well state %08x (%08x)\n",
                        state,
                        vlv_punit_read(display->drm, PUNIT_REG_PWRGT_CTRL));
 
-#undef COND
-
 out:
        vlv_punit_put(display->drm);
 }
@@ -1711,23 +1712,25 @@ static void chv_set_pipe_power_well(struct 
intel_display *display,
        enum pipe pipe = PIPE_A;
        u32 state;
        u32 ctrl;
+       int ret;
 
        state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
 
        vlv_punit_get(display->drm);
 
-#define COND \
-       ((vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM) & DP_SSS_MASK(pipe)) 
== state)
-
-       if (COND)
+       ctrl = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM);
+       if ((ctrl & DP_SSS_MASK(pipe)) == state)
                goto out;
 
-       ctrl = vlv_punit_read(display->drm, PUNIT_REG_DSPSSPM);
        ctrl &= ~DP_SSC_MASK(pipe);
        ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
        vlv_punit_write(display->drm, PUNIT_REG_DSPSSPM, ctrl);
 
-       if (wait_for(COND, 100))
+       ret = read_poll_timeout(vlv_punit_read, ctrl,
+                               (ctrl & DP_SSS_MASK(pipe)) == state,
+                               500, 100 * 1000, false,
+                               display->drm, PUNIT_REG_DSPSSPM);
+       if (ret)
                drm_err(display->drm,
                        "timeout setting power well state %08x (%08x)\n",
                        state,
-- 
2.39.5

Reply via email to