Addressing one of the comments, recommending to extract platform
specific code from intel_can_enable_sagv as a preparation, before
we are going to add support for tgl+.

v2: - Removed whitespace

Signed-off-by: Stanislav Lisovskiy <stanislav.lisovs...@intel.com>
---
 drivers/gpu/drm/i915/intel_pm.c | 66 ++++++++++++++++++---------------
 1 file changed, 37 insertions(+), 29 deletions(-)

diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel_pm.c
index 15ad6a73e0bd..a90cd235954d 100644
--- a/drivers/gpu/drm/i915/intel_pm.c
+++ b/drivers/gpu/drm/i915/intel_pm.c
@@ -3757,42 +3757,25 @@ intel_disable_sagv(struct drm_i915_private *dev_priv)
        return 0;
 }
 
-bool intel_can_enable_sagv(struct intel_atomic_state *state)
+static bool intel_crtc_can_enable_sagv(const struct intel_crtc_state 
*crtc_state)
 {
-       struct drm_device *dev = state->base.dev;
-       struct drm_i915_private *dev_priv = to_i915(dev);
-       struct intel_crtc *crtc;
+       struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
+       struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
        struct intel_plane *plane;
-       struct intel_crtc_state *crtc_state;
-       enum pipe pipe;
+       const struct intel_plane_state *plane_state;
        int level, latency;
 
-       if (!intel_has_sagv(dev_priv))
-               return false;
-
-       /*
-        * If there are no active CRTCs, no additional checks need be performed
-        */
-       if (hweight8(state->active_pipes) == 0)
+       if (!crtc_state->hw.active)
                return true;
 
-       /*
-        * SKL+ workaround: bspec recommends we disable SAGV when we have
-        * more then one pipe enabled
-        */
-       if (hweight8(state->active_pipes) > 1)
-               return false;
-
-       /* Since we're now guaranteed to only have one active CRTC... */
-       pipe = ffs(state->active_pipes) - 1;
-       crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
-       crtc_state = to_intel_crtc_state(crtc->base.state);
-
-       if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
+       if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
+               DRM_DEBUG_KMS("No SAGV for interlaced mode on pipe %c\n",
+                             pipe_name(crtc->pipe));
                return false;
+       }
 
-       for_each_intel_plane_on_crtc(dev, crtc, plane) {
-               struct skl_plane_wm *wm =
+       intel_atomic_crtc_state_for_each_plane_state(plane, plane_state, 
crtc_state) {
+               const struct skl_plane_wm *wm =
                        &crtc_state->wm.skl.optimal.planes[plane->id];
 
                /* Skip this plane if it's not enabled */
@@ -3807,7 +3790,7 @@ bool intel_can_enable_sagv(struct intel_atomic_state 
*state)
                latency = dev_priv->wm.skl_latency[level];
 
                if (skl_needs_memory_bw_wa(dev_priv) &&
-                   plane->base.state->fb->modifier ==
+                   plane_state->uapi.fb->modifier ==
                    I915_FORMAT_MOD_X_TILED)
                        latency += 15;
 
@@ -3823,6 +3806,31 @@ bool intel_can_enable_sagv(struct intel_atomic_state 
*state)
        return true;
 }
 
+bool intel_can_enable_sagv(struct intel_atomic_state *state)
+{
+       struct drm_i915_private *dev_priv = to_i915(state->base.dev);
+       struct intel_crtc *crtc;
+       const struct intel_crtc_state *crtc_state;
+       enum pipe pipe;
+
+       if (!intel_has_sagv(dev_priv))
+               return false;
+
+       /*
+        * SKL+ workaround: bspec recommends we disable SAGV when we have
+        * more then one pipe enabled
+        */
+       if (hweight8(state->active_pipes) > 1)
+               return false;
+
+       /* Since we're now guaranteed to only have one active CRTC... */
+       pipe = ffs(state->active_pipes) - 1;
+       crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
+       crtc_state = to_intel_crtc_state(crtc->base.state);
+
+       return intel_crtc_can_enable_sagv(crtc_state);
+}
+
 /*
  * Calculate initial DBuf slice offset, based on slice size
  * and mask(i.e if slice size is 1024 and second slice is enabled
-- 
2.24.1.485.gad05a3d8e5

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to