From: Paulo Zanoni <paulo.r.zan...@intel.com>

Same as the other registers. This one also appeared on Haswell for the
first time, so that's why we are renaming it.

Signed-off-by: Paulo Zanoni <paulo.r.zan...@intel.com>
---
 drivers/gpu/drm/i915/i915_reg.h  |   19 ++++++++++---------
 drivers/gpu/drm/i915/intel_ddi.c |   16 ++++++++--------
 2 files changed, 18 insertions(+), 17 deletions(-)

diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h
index 127e33f..b21d31c 100644
--- a/drivers/gpu/drm/i915/i915_reg.h
+++ b/drivers/gpu/drm/i915/i915_reg.h
@@ -4544,15 +4544,16 @@
 #define  TRANS_CLK_SEL_DISABLED                (0x0<<29)
 #define  TRANS_CLK_SEL_PORT(x)         ((x+1)<<29)
 
-#define _PIPEA_MSA_MISC                        0x60410
-#define _PIPEB_MSA_MISC                        0x61410
-#define PIPE_MSA_MISC(pipe) _PIPE(pipe, _PIPEA_MSA_MISC, _PIPEB_MSA_MISC)
-#define  PIPE_MSA_SYNC_CLK             (1<<0)
-#define  PIPE_MSA_6_BPC                        (0<<5)
-#define  PIPE_MSA_8_BPC                        (1<<5)
-#define  PIPE_MSA_10_BPC               (2<<5)
-#define  PIPE_MSA_12_BPC               (3<<5)
-#define  PIPE_MSA_16_BPC               (3<<5)
+#define _TRANSA_MSA_MISC               0x60410
+#define _TRANSB_MSA_MISC               0x61410
+#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
+                                              _TRANSB_MSA_MISC)
+#define  TRANS_MSA_SYNC_CLK            (1<<0)
+#define  TRANS_MSA_6_BPC               (0<<5)
+#define  TRANS_MSA_8_BPC               (1<<5)
+#define  TRANS_MSA_10_BPC              (2<<5)
+#define  TRANS_MSA_12_BPC              (3<<5)
+#define  TRANS_MSA_16_BPC              (3<<5)
 
 /* LCPLL Control */
 #define LCPLL_CTL                      0x130040
diff --git a/drivers/gpu/drm/i915/intel_ddi.c b/drivers/gpu/drm/i915/intel_ddi.c
index 26aae8f..980a591 100644
--- a/drivers/gpu/drm/i915/intel_ddi.c
+++ b/drivers/gpu/drm/i915/intel_ddi.c
@@ -888,31 +888,31 @@ void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
        struct drm_i915_private *dev_priv = crtc->dev->dev_private;
        struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
        struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
-       enum pipe pipe = intel_crtc->pipe;
+       enum transcoder transcoder = intel_crtc->transcoder;
        int type = intel_encoder->type;
        uint32_t temp;
 
        if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
 
-               temp = PIPE_MSA_SYNC_CLK;
+               temp = TRANS_MSA_SYNC_CLK;
                switch (intel_crtc->bpp) {
                case 18:
-                       temp |= PIPE_MSA_6_BPC;
+                       temp |= TRANS_MSA_6_BPC;
                        break;
                case 24:
-                       temp |= PIPE_MSA_8_BPC;
+                       temp |= TRANS_MSA_8_BPC;
                        break;
                case 30:
-                       temp |= PIPE_MSA_10_BPC;
+                       temp |= TRANS_MSA_10_BPC;
                        break;
                case 36:
-                       temp |= PIPE_MSA_12_BPC;
+                       temp |= TRANS_MSA_12_BPC;
                        break;
                default:
-                       WARN(1, "%d bpp unsupported by pipe DDI function\n",
+                       WARN(1, "%d bpp unsupported by DDI function\n",
                             intel_crtc->bpp);
                }
-               I915_WRITE(PIPE_MSA_MISC(pipe), temp);
+               I915_WRITE(TRANS_MSA_MISC(transcoder), temp);
        }
 }
 
-- 
1.7.10.4

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
http://lists.freedesktop.org/mailman/listinfo/intel-gfx

Reply via email to