The starry-2082109qfh040022-50e is a 10.95" TFT panel. The MIPI controller
on this panel is the same as the other panels here, so add this panel to
this driver.

Signed-off-by: Langyan Ye <yelang...@huaqin.corp-partner.google.com>
---
 drivers/gpu/drm/panel/panel-himax-hx83102.c | 142 ++++++++++++++++++++
 1 file changed, 142 insertions(+)

diff --git a/drivers/gpu/drm/panel/panel-himax-hx83102.c 
b/drivers/gpu/drm/panel/panel-himax-hx83102.c
index 9a818dea653f..66abfc44e424 100644
--- a/drivers/gpu/drm/panel/panel-himax-hx83102.c
+++ b/drivers/gpu/drm/panel/panel-himax-hx83102.c
@@ -24,6 +24,8 @@
 #define HX83102_SETPOWER       0xb1
 #define HX83102_SETDISP                0xb2
 #define HX83102_SETCYC         0xb4
+#define HX83102_UNKNOWN_B6     0xb6
+#define HX83102_UNKNOWN_B8     0xb8
 #define HX83102_SETEXTC                0xb9
 #define HX83102_SETMIPI                0xba
 #define HX83102_SETVDC         0xbc
@@ -584,6 +586,121 @@ static int kingdisplay_kd110n11_51ie_init(struct hx83102 
*ctx)
        return dsi_ctx.accum_err;
 }
 
+static int starry_2082109qfh040022_50e_init(struct hx83102 *ctx)
+{
+       struct mipi_dsi_multi_context dsi_ctx = { .dsi = ctx->dsi };
+
+       msleep(50);
+
+       hx83102_enable_extended_cmds(&dsi_ctx, true);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc4);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D9, 0xd1);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x2c, 0xb5, 
0xb5, 0x31, 0xf1, 0x33,
+                                    0xc3, 0x57, 0x36, 0x36, 0x36, 0x36, 0x1a, 
0x8b, 0x11, 0x65,
+                                    0x00, 0x88, 0xfa, 0xff, 0xff, 0x8f, 0xff, 
0x08, 0x3c, 0x33);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDISP, 0x00, 0x47, 
0xb0, 0x80, 0x00, 0x22,
+                                    0x70, 0x3c, 0xa1, 0x22, 0x00, 0x00, 0x00, 
0x88, 0xf4);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC, 0x14, 0x16, 
0x14, 0x50, 0x14, 0x50,
+                                    0x0d, 0x6a, 0x0d, 0x6a, 0x01, 0x9e);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_B6, 0x34, 0x34, 
0x03);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_B8, 0x40);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xcd);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x84);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETVDC, 0x1b, 0x04);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_BE, 0x20);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPTBA, 0xfc, 0xc4);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSTBA, 0x38, 0x38, 
0x22, 0x11, 0x33, 0xa0,
+                                    0x61, 0x08, 0xf5, 0x03);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xcc);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTCON, 0x80);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc6);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETRAMDMY, 0x97);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPWM, 0x00, 0x1e, 
0x30, 0xd4, 0x01);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK, 0x08, 0x13, 
0x07, 0x00, 0x0f,
+                                    0x16);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPANEL, 0x02, 0x03, 
0x44);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc4);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCASCADE, 0x03);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPCTRL, 0x37, 0x06, 
0x00, 0x02, 0x04,
+                                    0x2c, 0xff);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x06, 0x00, 
0x00, 0x00, 0x00, 0x00,
+                                    0x00, 0x00, 0x00, 0x3b, 0x03, 0x73, 0x3b, 
0x21, 0x21, 0x03,
+                                    0x03, 0x98, 0x10, 0x1d, 0x00, 0x1d, 0x32, 
0x17, 0xa1, 0x07,
+                                    0xa1, 0x43, 0x17, 0xa6, 0x07, 0xa6, 0x00, 
0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP1, 0x18, 0x18, 
0x18, 0x18, 0x18, 0x18,
+                                    0x40, 0x40, 0x18, 0x18, 0x18, 0x18, 0x2a, 
0x2b, 0x1f, 0x1f,
+                                    0x1e, 0x1e, 0x24, 0x25, 0x26, 0x27, 0x28, 
0x29, 0x2a, 0x2b,
+                                    0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 
0x07, 0x08, 0x09,
+                                    0x0a, 0x0b, 0x20, 0x21, 0x18, 0x18, 0x18, 
0x18);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0x02, 0xaa, 
0xea, 0xaa, 0xaa, 0x00,
+                                    0x02, 0xaa, 0xea, 0xaa, 0xaa, 0x00, 0x00, 
0x00, 0x00, 0x00,
+                                    0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 
0x00, 0x00, 0x00,
+                                    0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 
0x00, 0x00, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0x07, 0x10, 
0x10, 0x2a, 0x32, 0x9f,
+                                    0x01, 0x5a, 0x91, 0x14, 0x14, 0x00, 0x00, 
0x00, 0x00, 0x12,
+                                    0x05, 0x02, 0x02, 0x10, 0x33, 0x02, 0x04, 
0x18, 0x01);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x01, 0x7f, 
0x11, 0xfd);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK, 0x86);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D2, 0x3d);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc5);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x00, 0x00, 
0x00, 0x80, 0x80, 0x0c,
+                                    0xa1);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0x03, 0xff, 
0xff, 0xff, 0xff, 0x00,
+                                    0x03, 0xff, 0xff, 0xff, 0xff, 0x00, 0x00, 
0x00, 0x00, 0x00,
+                                    0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 
0x00, 0x00, 0x00,
+                                    0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 
0x00, 0x00, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0x02, 0x00, 
0x2d, 0x01, 0x7f, 0x0f,
+                                    0x7c, 0x10, 0xa0, 0x00, 0x00, 0x77, 0x00, 
0x00, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x02);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPTBA, 0xf2);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK, 0x02, 0x00, 
0x00, 0x10, 0x58);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D2, 0x0a, 0x0a, 
0x05, 0x03, 0x0a,
+                                    0x0a, 0x01, 0x03, 0x01, 0x01, 0x05, 0x0e);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xcc);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x03, 0x1f, 
0xe0, 0x11, 0x70);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0xab, 0xff, 
0xff, 0xff, 0xff, 0xa0,
+                                    0xab, 0xff, 0xff, 0xff, 0xff, 0xa0);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0xfe, 0x01, 
0xfe, 0x01, 0xfe, 0x01,
+                                    0x00, 0x00, 0x00, 0x03, 0x00, 0x03, 0x81, 
0x02, 0x40, 0x00,
+                                    0x20, 0x9e, 0x02, 0x01, 0x00, 0x00, 0x00, 
0x00, 0x00, 0x00,
+                                    0x00, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x03);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc6);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC, 0x03, 0xff, 
0xf8);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0xaa, 0xab, 
0xea, 0xaa, 0xaa, 0xa0,
+                                    0xaa, 0xab, 0xea, 0xaa, 0xaa, 0xa0, 0xaa, 
0xbf, 0xff, 0xff,
+                                    0xfe, 0xa0, 0xaa, 0xbf, 0xff, 0xff, 0xfe, 
0xa0, 0xaa, 0xaa,
+                                    0xaa, 0xaa, 0xaa, 0xa0, 0xaa, 0xaa, 0xaa, 
0xaa, 0xaa, 0xa0);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_E1, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc4);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x96);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xc5);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x4f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x02);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xcc);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x84);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3f);
+       mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00);
+       hx83102_enable_extended_cmds(&dsi_ctx, false);
+
+       mipi_dsi_msleep(&dsi_ctx, 110);
+
+       return dsi_ctx.accum_err;
+}
+
 static const struct drm_display_mode starry_mode = {
        .clock = 162680,
        .hdisplay = 1200,
@@ -694,6 +811,28 @@ static const struct hx83102_panel_desc 
kingdisplay_kd110n11_51ie_desc = {
        .init = kingdisplay_kd110n11_51ie_init,
 };
 
+static const struct drm_display_mode starry_2082109qfh040022_50e_default_mode 
= {
+       .clock = 192050,
+       .hdisplay = 1200,
+       .hsync_start = 1200 + 160,
+       .hsync_end = 1200 + 160 + 66,
+       .htotal = 1200 + 160 + 66 + 120,
+       .vdisplay = 1920,
+       .vsync_start = 1920 + 115,
+       .vsync_end = 1920 + 115 + 8,
+       .vtotal = 1920 + 115 + 8 + 28,
+       .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
+};
+
+static const struct hx83102_panel_desc starry_2082109qfh040022_50e_desc = {
+       .modes = &starry_2082109qfh040022_50e_default_mode,
+       .size = {
+               .width_mm = 147,
+               .height_mm = 235,
+       },
+       .init = starry_2082109qfh040022_50e_init,
+};
+
 static int hx83102_enable(struct drm_panel *panel)
 {
        msleep(130);
@@ -924,6 +1063,9 @@ static const struct of_device_id hx83102_of_match[] = {
        { .compatible = "kingdisplay,kd110n11-51ie",
          .data = &kingdisplay_kd110n11_51ie_desc
        },
+       { .compatible = "starry,2082109qfh040022-50e",
+         .data = &starry_2082109qfh040022_50e_desc
+       },
        { .compatible = "starry,himax83102-j02",
          .data = &starry_desc
        },
-- 
2.34.1

Reply via email to