1. The indentation of statements in the same curly bracket should be
consistent.
2. Variable declarations in the same function should be aligned.

Link: https://bugzilla.openanolis.cn/show_bug.cgi?id=1887
Link: https://bugzilla.openanolis.cn/show_bug.cgi?id=1888
Link: https://bugzilla.openanolis.cn/show_bug.cgi?id=1889
Reported-by: Abaci Robot <ab...@linux.alibaba.com>
Signed-off-by: Yang Li <yang....@linux.alibaba.com>
---
 .../gpu/drm/amd/display/dc/dml/dcn32/dcn32_fpu.c    | 13 ++++++++-----
 .../amd/display/dc/dml/dcn32/display_mode_vba_32.c  |  6 +++---
 .../display/dc/dml/dcn32/display_mode_vba_util_32.c |  2 +-
 3 files changed, 12 insertions(+), 9 deletions(-)

diff --git a/drivers/gpu/drm/amd/display/dc/dml/dcn32/dcn32_fpu.c 
b/drivers/gpu/drm/amd/display/dc/dml/dcn32/dcn32_fpu.c
index edefb3fc1c3c..25406e00da49 100644
--- a/drivers/gpu/drm/amd/display/dc/dml/dcn32/dcn32_fpu.c
+++ b/drivers/gpu/drm/amd/display/dc/dml/dcn32/dcn32_fpu.c
@@ -2141,13 +2141,16 @@ void dcn32_update_bw_bounding_box_fpu(struct dc *dc, 
struct clk_bw_params *bw_pa
 
                        if 
(dc->ctx->dc_bios->funcs->get_soc_bb_info(dc->ctx->dc_bios, &bb_info) == 
BP_RESULT_OK) {
                                if (bb_info.dram_clock_change_latency_100ns > 0)
-                                       dcn3_2_soc.dram_clock_change_latency_us 
= bb_info.dram_clock_change_latency_100ns * 10;
+                                       dcn3_2_soc.dram_clock_change_latency_us 
=
+                                               
bb_info.dram_clock_change_latency_100ns * 10;
 
-                       if (bb_info.dram_sr_enter_exit_latency_100ns > 0)
-                               dcn3_2_soc.sr_enter_plus_exit_time_us = 
bb_info.dram_sr_enter_exit_latency_100ns * 10;
+                               if (bb_info.dram_sr_enter_exit_latency_100ns > 
0)
+                                       dcn3_2_soc.sr_enter_plus_exit_time_us =
+                                               
bb_info.dram_sr_enter_exit_latency_100ns * 10;
 
-                       if (bb_info.dram_sr_exit_latency_100ns > 0)
-                               dcn3_2_soc.sr_exit_time_us = 
bb_info.dram_sr_exit_latency_100ns * 10;
+                               if (bb_info.dram_sr_exit_latency_100ns > 0)
+                                       dcn3_2_soc.sr_exit_time_us =
+                                               
bb_info.dram_sr_exit_latency_100ns * 10;
                        }
                }
 
diff --git a/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_32.c 
b/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_32.c
index cb2025771646..6a4f730419c0 100644
--- a/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_32.c
+++ b/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_32.c
@@ -677,9 +677,9 @@ static void 
DISPCLKDPPCLKDCFCLKDeepSleepPrefetchParametersWatermarksAndPerforman
                                dml_ceil((double) 
v->WritebackDelay[mode_lib->vba.VoltageLevel][k]
                                / (mode_lib->vba.HTotal[k] / 
mode_lib->vba.PixelClock[k]), 1));
 
-       // Clamp to max OTG vstartup register limit
-       if (v->MaxVStartupLines[k] > 1023)
-               v->MaxVStartupLines[k] = 1023;
+               // Clamp to max OTG vstartup register limit
+               if (v->MaxVStartupLines[k] > 1023)
+                       v->MaxVStartupLines[k] = 1023;
 
 #ifdef __DML_VBA_DEBUG__
                dml_print("DML::%s: k=%d MaxVStartupLines = %d\n", __func__, k, 
v->MaxVStartupLines[k]);
diff --git 
a/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_util_32.c 
b/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_util_32.c
index 05fc14a47fba..5a6b893f7295 100644
--- a/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_util_32.c
+++ b/drivers/gpu/drm/amd/display/dc/dml/dcn32/display_mode_vba_util_32.c
@@ -4277,7 +4277,7 @@ void 
dml32_CalculateWatermarksMALLUseAndDRAMSpeedChangeSupport(
        double ActiveClockChangeLatencyHidingY;
        double ActiveClockChangeLatencyHidingC;
        double ActiveClockChangeLatencyHiding;
-    double EffectiveDETBufferSizeY;
+       double EffectiveDETBufferSizeY;
        double     ActiveFCLKChangeLatencyMargin[DC__NUM_DPP__MAX];
        double     USRRetrainingLatencyMargin[DC__NUM_DPP__MAX];
        double TotalPixelBW = 0.0;
-- 
2.20.1.7.g153144c

Reply via email to