From: Andrey Lebedev <and...@lebedev.lt>

A20 SoC (found in Cubieboard 2 among others) requires different LVDS set
up procedure than A33. Timing controller (tcon) driver only implements
sun6i-style procedure, that doesn't work on A20 (sun7i).

Signed-off-by: Andrey Lebedev <and...@lebedev.lt>
---
 drivers/gpu/drm/sun4i/sun4i_tcon.c | 95 ++++++++++++++++++++----------
 drivers/gpu/drm/sun4i/sun4i_tcon.h | 14 +++++
 2 files changed, 77 insertions(+), 32 deletions(-)

diff --git a/drivers/gpu/drm/sun4i/sun4i_tcon.c 
b/drivers/gpu/drm/sun4i/sun4i_tcon.c
index c81cdce6ed55..e4c605ca685e 100644
--- a/drivers/gpu/drm/sun4i/sun4i_tcon.c
+++ b/drivers/gpu/drm/sun4i/sun4i_tcon.c
@@ -114,46 +114,73 @@ static void sun4i_tcon_channel_set_status(struct 
sun4i_tcon *tcon, int channel,
        }
 }
 
+static void sun6i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon,
+                                     const struct drm_encoder *encoder)
+{
+       u8 val;
+
+       regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                    SUN6I_TCON0_LVDS_ANA0_C(2) |
+                    SUN6I_TCON0_LVDS_ANA0_V(3) |
+                    SUN6I_TCON0_LVDS_ANA0_PD(2) |
+                    SUN6I_TCON0_LVDS_ANA0_EN_LDO);
+       udelay(2);
+
+       regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                          SUN6I_TCON0_LVDS_ANA0_EN_MB,
+                          SUN6I_TCON0_LVDS_ANA0_EN_MB);
+       udelay(2);
+
+       regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                          SUN6I_TCON0_LVDS_ANA0_EN_DRVC,
+                          SUN6I_TCON0_LVDS_ANA0_EN_DRVC);
+
+       if (sun4i_tcon_get_pixel_depth(encoder) == 18)
+               val = 7;
+       else
+               val = 0xf;
+
+       regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                         SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf),
+                         SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val));
+
+}
+
+static void sun4i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon,
+                                     const struct drm_encoder *encoder)
+{
+       regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                    SUN4I_TCON0_LVDS_ANA0_CK_EN |
+                    SUN4I_TCON0_LVDS_ANA0_REG_V |
+                    SUN4I_TCON0_LVDS_ANA0_REG_C |
+                    SUN4I_TCON0_LVDS_ANA0_EN_MB |
+                    SUN4I_TCON0_LVDS_ANA0_PD |
+                    SUN4I_TCON0_LVDS_ANA0_DCHS);
+
+       udelay(2); /* delay at least 1200 ns */
+       regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG,
+                          SUN4I_TCON0_LVDS_ANA1_INIT,
+                          SUN4I_TCON0_LVDS_ANA1_INIT);
+       udelay(1); /* delay at least 120 ns */
+       regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG,
+                          SUN4I_TCON0_LVDS_ANA1_UPDATE,
+                          SUN4I_TCON0_LVDS_ANA1_UPDATE);
+       regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
+                          SUN4I_TCON0_LVDS_ANA0_EN_MB,
+                          SUN4I_TCON0_LVDS_ANA0_EN_MB);
+}
+
+
 static void sun4i_tcon_lvds_set_status(struct sun4i_tcon *tcon,
                                       const struct drm_encoder *encoder,
                                       bool enabled)
 {
        if (enabled) {
-               u8 val;
-
                regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
                                   SUN4I_TCON0_LVDS_IF_EN,
                                   SUN4I_TCON0_LVDS_IF_EN);
-
-               /*
-                * As their name suggest, these values only apply to the A31
-                * and later SoCs. We'll have to rework this when merging
-                * support for the older SoCs.
-                */
-               regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
-                            SUN6I_TCON0_LVDS_ANA0_C(2) |
-                            SUN6I_TCON0_LVDS_ANA0_V(3) |
-                            SUN6I_TCON0_LVDS_ANA0_PD(2) |
-                            SUN6I_TCON0_LVDS_ANA0_EN_LDO);
-               udelay(2);
-
-               regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
-                                  SUN6I_TCON0_LVDS_ANA0_EN_MB,
-                                  SUN6I_TCON0_LVDS_ANA0_EN_MB);
-               udelay(2);
-
-               regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
-                                  SUN6I_TCON0_LVDS_ANA0_EN_DRVC,
-                                  SUN6I_TCON0_LVDS_ANA0_EN_DRVC);
-
-               if (sun4i_tcon_get_pixel_depth(encoder) == 18)
-                       val = 7;
-               else
-                       val = 0xf;
-
-               regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
-                                 SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf),
-                                 SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val));
+               if (tcon->quirks->setup_lvds_phy)
+                       tcon->quirks->setup_lvds_phy(tcon, encoder);
        } else {
                regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
                                   SUN4I_TCON0_LVDS_IF_EN, 0);
@@ -1454,23 +1481,27 @@ static const struct sun4i_tcon_quirks sun6i_a31s_quirks 
= {
 };
 
 static const struct sun4i_tcon_quirks sun7i_a20_quirks = {
+       .supports_lvds          = true,
        .has_channel_0          = true,
        .has_channel_1          = true,
        .dclk_min_div           = 4,
        /* Same display pipeline structure as A10 */
        .set_mux                = sun4i_a10_tcon_set_mux,
+       .setup_lvds_phy         = sun4i_tcon_setup_lvds_phy,
 };
 
 static const struct sun4i_tcon_quirks sun8i_a33_quirks = {
        .has_channel_0          = true,
        .has_lvds_alt           = true,
        .dclk_min_div           = 1,
+       .setup_lvds_phy         = sun6i_tcon_setup_lvds_phy,
 };
 
 static const struct sun4i_tcon_quirks sun8i_a83t_lcd_quirks = {
        .supports_lvds          = true,
        .has_channel_0          = true,
        .dclk_min_div           = 1,
+       .setup_lvds_phy         = sun6i_tcon_setup_lvds_phy,
 };
 
 static const struct sun4i_tcon_quirks sun8i_a83t_tv_quirks = {
diff --git a/drivers/gpu/drm/sun4i/sun4i_tcon.h 
b/drivers/gpu/drm/sun4i/sun4i_tcon.h
index a62ec826ae71..cfbf4e6c1679 100644
--- a/drivers/gpu/drm/sun4i/sun4i_tcon.h
+++ b/drivers/gpu/drm/sun4i/sun4i_tcon.h
@@ -193,6 +193,13 @@
 #define SUN4I_TCON_MUX_CTRL_REG                        0x200
 
 #define SUN4I_TCON0_LVDS_ANA0_REG              0x220
+#define SUN4I_TCON0_LVDS_ANA0_DCHS                     BIT(16)
+#define SUN4I_TCON0_LVDS_ANA0_PD                       (BIT(20) | BIT(21))
+#define SUN4I_TCON0_LVDS_ANA0_EN_MB                    BIT(22)
+#define SUN4I_TCON0_LVDS_ANA0_REG_C                    (BIT(24) | BIT(25))
+#define SUN4I_TCON0_LVDS_ANA0_REG_V                    (BIT(26) | BIT(27))
+#define SUN4I_TCON0_LVDS_ANA0_CK_EN                    (BIT(29) | BIT(28))
+
 #define SUN6I_TCON0_LVDS_ANA0_EN_MB                    BIT(31)
 #define SUN6I_TCON0_LVDS_ANA0_EN_LDO                   BIT(30)
 #define SUN6I_TCON0_LVDS_ANA0_EN_DRVC                  BIT(24)
@@ -201,6 +208,10 @@
 #define SUN6I_TCON0_LVDS_ANA0_V(x)                     (((x) & 3) << 8)
 #define SUN6I_TCON0_LVDS_ANA0_PD(x)                    (((x) & 3) << 4)
 
+#define SUN4I_TCON0_LVDS_ANA1_REG              0x224
+#define SUN4I_TCON0_LVDS_ANA1_INIT                     (0x1f << 26 | 0x1f << 
10)
+#define SUN4I_TCON0_LVDS_ANA1_UPDATE                   (0x1f << 16 | 0x1f << 
00)
+
 #define SUN4I_TCON1_FILL_CTL_REG               0x300
 #define SUN4I_TCON1_FILL_BEG0_REG              0x304
 #define SUN4I_TCON1_FILL_END0_REG              0x308
@@ -228,6 +239,9 @@ struct sun4i_tcon_quirks {
 
        /* callback to handle tcon muxing options */
        int     (*set_mux)(struct sun4i_tcon *, const struct drm_encoder *);
+       /* handler for LVDS setup routine */
+       void    (*setup_lvds_phy)(struct sun4i_tcon *tcon,
+                                 const struct drm_encoder *encoder);
 };
 
 struct sun4i_tcon {
-- 
2.20.1

_______________________________________________
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel

Reply via email to