Updating REG_DSI_LANE_CTRL register value by reading default
register value and writing it back using bitwise OR with
DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST. This works for all panels.

Signed-off-by: Harigovindan P <[email protected]>
---
 drivers/gpu/drm/msm/dsi/dsi_host.c | 8 +++++---
 1 file changed, 5 insertions(+), 3 deletions(-)

diff --git a/drivers/gpu/drm/msm/dsi/dsi_host.c 
b/drivers/gpu/drm/msm/dsi/dsi_host.c
index e6289a3..d3c5233 100644
--- a/drivers/gpu/drm/msm/dsi/dsi_host.c
+++ b/drivers/gpu/drm/msm/dsi/dsi_host.c
@@ -816,7 +816,7 @@ static void dsi_ctrl_config(struct msm_dsi_host *msm_host, 
bool enable,
        u32 flags = msm_host->mode_flags;
        enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
        const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
-       u32 data = 0;
+       u32 data = 0, lane_ctrl = 0;
 
        if (!enable) {
                dsi_write(msm_host, REG_DSI_CTRL, 0);
@@ -904,9 +904,11 @@ static void dsi_ctrl_config(struct msm_dsi_host *msm_host, 
bool enable,
        dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
                  DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
 
-       if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
+       if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)) {
+               lane_ctrl = dsi_read(msm_host, REG_DSI_LANE_CTRL);
                dsi_write(msm_host, REG_DSI_LANE_CTRL,
-                       DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
+                       lane_ctrl | DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
+       }
 
        data |= DSI_CTRL_ENABLE;
 
-- 
2.7.4

_______________________________________________
dri-devel mailing list
[email protected]
https://lists.freedesktop.org/mailman/listinfo/dri-devel

Reply via email to