On 07.06.2019 06:45, Andrey Smirnov wrote:
> Move common code converting clock rate to an appropriate constant and
> configuring SYS_PLLPARAM register into a separate routine and convert
> the rest of the code to use it. No functional change intended.
>
> Signed-off-by: Andrey Smirnov <andrew.smir...@gmail.com>
> Reviewed-by: Laurent Pinchart <laurent.pinch...@ideasonboard.com>
Reviewed-by: Andrzej Hajda <a.ha...@samsung.com>

 --
Regards
Andrzej
> Cc: Archit Taneja <arch...@codeaurora.org>
> Cc: Andrzej Hajda <a.ha...@samsung.com>
> Cc: Laurent Pinchart <laurent.pinch...@ideasonboard.com>
> Cc: Tomi Valkeinen <tomi.valkei...@ti.com>
> Cc: Andrey Gusakov <andrey.gusa...@cogentembedded.com>
> Cc: Philipp Zabel <p.za...@pengutronix.de>
> Cc: Chris Healy <cphe...@gmail.com>
> Cc: Cory Tusar <cory.tu...@zii.aero>
> Cc: Lucas Stach <l.st...@pengutronix.de>
> Cc: dri-devel@lists.freedesktop.org
> Cc: linux-ker...@vger.kernel.org
> ---
>  drivers/gpu/drm/bridge/tc358767.c | 46 +++++++++++--------------------
>  1 file changed, 16 insertions(+), 30 deletions(-)
>
> diff --git a/drivers/gpu/drm/bridge/tc358767.c 
> b/drivers/gpu/drm/bridge/tc358767.c
> index 4bb9b15e1324..ac55b59249e3 100644
> --- a/drivers/gpu/drm/bridge/tc358767.c
> +++ b/drivers/gpu/drm/bridge/tc358767.c
> @@ -581,35 +581,40 @@ static int tc_stream_clock_calc(struct tc_data *tc)
>       return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
>  }
>  
> -static int tc_aux_link_setup(struct tc_data *tc)
> +static int tc_set_syspllparam(struct tc_data *tc)
>  {
>       unsigned long rate;
> -     u32 dp0_auxcfg1;
> -     u32 value;
> -     int ret;
> +     u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
>  
>       rate = clk_get_rate(tc->refclk);
>       switch (rate) {
>       case 38400000:
> -             value = REF_FREQ_38M4;
> +             pllparam |= REF_FREQ_38M4;
>               break;
>       case 26000000:
> -             value = REF_FREQ_26M;
> +             pllparam |= REF_FREQ_26M;
>               break;
>       case 19200000:
> -             value = REF_FREQ_19M2;
> +             pllparam |= REF_FREQ_19M2;
>               break;
>       case 13000000:
> -             value = REF_FREQ_13M;
> +             pllparam |= REF_FREQ_13M;
>               break;
>       default:
>               dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
>               return -EINVAL;
>       }
>  
> +     return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
> +}
> +
> +static int tc_aux_link_setup(struct tc_data *tc)
> +{
> +     int ret;
> +     u32 dp0_auxcfg1;
> +
>       /* Setup DP-PHY / PLL */
> -     value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
> -     ret = regmap_write(tc->regmap, SYS_PLLPARAM, value);
> +     ret = tc_set_syspllparam(tc);
>       if (ret)
>               goto err;
>  
> @@ -868,7 +873,6 @@ static int tc_main_link_enable(struct tc_data *tc)
>  {
>       struct drm_dp_aux *aux = &tc->aux;
>       struct device *dev = tc->dev;
> -     unsigned int rate;
>       u32 dp_phy_ctrl;
>       u32 value;
>       int ret;
> @@ -896,25 +900,7 @@ static int tc_main_link_enable(struct tc_data *tc)
>       if (ret)
>               return ret;
>  
> -     rate = clk_get_rate(tc->refclk);
> -     switch (rate) {
> -     case 38400000:
> -             value = REF_FREQ_38M4;
> -             break;
> -     case 26000000:
> -             value = REF_FREQ_26M;
> -             break;
> -     case 19200000:
> -             value = REF_FREQ_19M2;
> -             break;
> -     case 13000000:
> -             value = REF_FREQ_13M;
> -             break;
> -     default:
> -             return -EINVAL;
> -     }
> -     value |= SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
> -     ret = regmap_write(tc->regmap, SYS_PLLPARAM, value);
> +     ret = tc_set_syspllparam(tc);
>       if (ret)
>               return ret;
>  


_______________________________________________
dri-devel mailing list
dri-devel@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/dri-devel

Reply via email to