On Thu, Sep 15, 2016 at 11:14:01PM +0800, Chen-Yu Tsai wrote: > The dot clock divider is 7 bits wide, and the divider range is 1 ~ 127, > or 6 ~ 127 if phase offsets are used. The 0 register value also > represents a divider of 1 or bypass. > > Make the end condition of the for loop inclusive of 127 in the > round_rate callback. > > Signed-off-by: Chen-Yu Tsai <wens at csie.org>
Applied, thanks! Maxime -- Maxime Ripard, Free Electrons Embedded Linux and Kernel engineering http://free-electrons.com -------------- next part -------------- A non-text attachment was scrubbed... Name: signature.asc Type: application/pgp-signature Size: 819 bytes Desc: not available URL: <https://lists.freedesktop.org/archives/dri-devel/attachments/20160918/34bb122f/attachment.sig>