Hi guys,

I have ported rocket chip (github.com/ucb-bar/fpga-zynq) on a ZCU102 FPGA
board and it successfully runs riscv-linux. It's RV64G RISC-V.

I am trying to run sel4test on the same hardware system. So far, the system
gives no output after "Jumping to kernel-image entry point..." and seems to
be stuck there.

The same code has been tested on qemu simulator targeting spike 1.10 with
the same device tree, following the online guide (
https://docs.sel4.systems/Hardware/RISCV.html). No problem.

I have seen this thread (
http://sel4.systems/pipermail/devel/2018-August/002069.html), and used the
solution provided for modifying the paddr range.

I tried to add a few printf statements and even a fail statement in the
boot.c file in kernel/src/arch/riscv/kernel/, which I guess is the first
function executed after head.S. Same problem happens.

Any suggestions? Thanks.


Best regards,
Tuo
_______________________________________________
Devel mailing list
[email protected]
https://sel4.systems/lists/listinfo/devel

Reply via email to