amdgpu_sdma_ras_late_init is used to init sdma specfic
ras debugfs/sysfs node and sdma specific interrupt handler.
It can be shared among sdma generations

Signed-off-by: Hawking Zhang <hawking.zh...@amd.com>
---
 drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.c | 52 ++++++++++++++++++++++++++++++++
 drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h |  2 ++
 drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c   | 42 +-------------------------
 3 files changed, 55 insertions(+), 41 deletions(-)

diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.c 
b/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.c
index 7ddffbf..a25301b 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.c
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.c
@@ -23,6 +23,7 @@
 #include <drm/drmP.h>
 #include "amdgpu.h"
 #include "amdgpu_sdma.h"
+#include "amdgpu_ras.h"
 
 #define AMDGPU_CSA_SDMA_SIZE 64
 /* SDMA CSA reside in the 3rd page of CSA */
@@ -83,3 +84,54 @@ uint64_t amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring 
*ring,
 
        return csa_mc_addr;
 }
+
+int amdgpu_sdma_ras_late_init(struct amdgpu_device *adev,
+                             void *ras_ih_info)
+{
+       int r, i;
+       struct ras_ih_if *ih_info = (struct ras_ih_if *)ras_ih_info;
+       struct ras_fs_if fs_info = {
+               .sysfs_name = "sdma_err_count",
+               .debugfs_name = "sdma_err_inject",
+       };
+
+       if (!ih_info)
+               return -EINVAL;
+
+       if (!adev->sdma.ras_if) {
+               adev->sdma.ras_if = kmalloc(sizeof(struct ras_common_if), 
GFP_KERNEL);
+               if (!adev->sdma.ras_if)
+                       return -ENOMEM;
+               adev->sdma.ras_if->block = AMDGPU_RAS_BLOCK__SDMA;
+               adev->sdma.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
+               adev->sdma.ras_if->sub_block_index = 0;
+               strcpy(adev->sdma.ras_if->name, "sdma");
+       }
+       fs_info.head = ih_info->head = *adev->sdma.ras_if;
+
+       r = amdgpu_ras_late_init(adev, adev->sdma.ras_if,
+                                &fs_info, ih_info);
+       if (r)
+               goto free;
+
+       if (amdgpu_ras_is_supported(adev, adev->sdma.ras_if->block)) {
+               for (i = 0; i < adev->sdma.num_instances; i++) {
+                       r = amdgpu_irq_get(adev, &adev->sdma.ecc_irq,
+                               AMDGPU_SDMA_IRQ_INSTANCE0 + i);
+                       if (r)
+                               goto late_fini;
+               }
+       } else {
+               r = 0;
+               goto free;
+       }
+
+        return 0;
+
+late_fini:
+       amdgpu_ras_late_fini(adev, adev->sdma.ras_if, ih_info);
+free:
+       kfree(adev->sdma.ras_if);
+       adev->sdma.ras_if = NULL;
+       return r;
+}
diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h 
b/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h
index a9ae0d8..79dcb90 100644
--- a/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h
+++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h
@@ -104,4 +104,6 @@ struct amdgpu_sdma_instance *
 amdgpu_sdma_get_instance_from_ring(struct amdgpu_ring *ring);
 int amdgpu_sdma_get_index_from_ring(struct amdgpu_ring *ring, uint32_t *index);
 uint64_t amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring *ring, unsigned vmid);
+int amdgpu_sdma_ras_late_init(struct amdgpu_device *adev,
+                             void *ras_ih_info);
 #endif
diff --git a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c 
b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
index e971e86..3c4cccb 100644
--- a/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/sdma_v4_0.c
@@ -1696,48 +1696,8 @@ static int sdma_v4_0_late_init(void *handle)
        struct ras_ih_if ih_info = {
                .cb = sdma_v4_0_process_ras_data_cb,
        };
-       struct ras_fs_if fs_info = {
-               .sysfs_name = "sdma_err_count",
-               .debugfs_name = "sdma_err_inject",
-       };
-       int r, i;
-
-       if (!adev->sdma.ras_if) {
-               adev->sdma.ras_if = kmalloc(sizeof(struct ras_common_if), 
GFP_KERNEL);
-               if (!adev->sdma.ras_if)
-                       return -ENOMEM;
-               adev->sdma.ras_if->block = AMDGPU_RAS_BLOCK__SDMA;
-               adev->sdma.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
-               adev->sdma.ras_if->sub_block_index = 0;
-               strcpy(adev->sdma.ras_if->name, "sdma");
-       }
-       fs_info.head = ih_info.head = *adev->sdma.ras_if;
-
-       r = amdgpu_ras_late_init(adev, adev->sdma.ras_if,
-                                &fs_info, &ih_info);
-       if (r)
-               goto free;
-
-       if (amdgpu_ras_is_supported(adev, adev->sdma.ras_if->block)) {
-               for (i = 0; i < adev->sdma.num_instances; i++) {
-                       r = amdgpu_irq_get(adev, &adev->sdma.ecc_irq,
-                               AMDGPU_SDMA_IRQ_INSTANCE0 + i);
-                       if (r)
-                               goto late_fini;
-               }
-       } else {
-               /* free sdma ras_if if sdma ras is not supported */
-               r = 0;
-               goto free;
-       }
 
-        return 0;
-late_fini:
-       amdgpu_ras_late_fini(adev, adev->sdma.ras_if, &ih_info);
-free:
-       kfree(adev->sdma.ras_if);
-       adev->sdma.ras_if = NULL;
-       return r;
+       return amdgpu_sdma_ras_late_init(adev, &ih_info);
 }
 
 static int sdma_v4_0_sw_init(void *handle)
-- 
2.7.4

_______________________________________________
amd-gfx mailing list
amd-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/amd-gfx

Reply via email to