Support NPS2 UMC RAS.

Signed-off-by: Tao Zhou <tao.zh...@amd.com>
---
 drivers/gpu/drm/amd/amdgpu/umc_v12_0.c | 10 ++++++++++
 drivers/gpu/drm/amd/amdgpu/umc_v12_0.h |  2 ++
 2 files changed, 12 insertions(+)

diff --git a/drivers/gpu/drm/amd/amdgpu/umc_v12_0.c 
b/drivers/gpu/drm/amd/amdgpu/umc_v12_0.c
index 0e404c074975..da00d6b3b6a3 100644
--- a/drivers/gpu/drm/amd/amdgpu/umc_v12_0.c
+++ b/drivers/gpu/drm/amd/amdgpu/umc_v12_0.c
@@ -220,6 +220,13 @@ static int umc_v12_0_convert_error_address(struct 
amdgpu_device *adev,
                nps = adev->gmc.gmc_funcs->query_mem_partition_mode(adev);
 
        /* other nps modes are taken as nps1 */
+       if (nps == AMDGPU_NPS2_PARTITION_MODE) {
+               loop_bits[0] = UMC_V12_0_PA_CH5_BIT;
+               loop_bits[1] = UMC_V12_0_PA_C2_BIT;
+               loop_bits[2] = UMC_V12_0_PA_B1_BIT;
+               loop_bits[3] = UMC_V12_0_PA_R12_BIT;
+       }
+
        if (nps == AMDGPU_NPS4_PARTITION_MODE) {
                loop_bits[0] = UMC_V12_0_PA_CH4_BIT;
                loop_bits[1] = UMC_V12_0_PA_CH5_BIT;
@@ -517,6 +524,9 @@ static int umc_v12_0_update_ecc_status(struct amdgpu_device 
*adev,
 
        if (adev->gmc.gmc_funcs->query_mem_partition_mode)
                nps = adev->gmc.gmc_funcs->query_mem_partition_mode(adev);
+
+       if (nps == AMDGPU_NPS2_PARTITION_MODE)
+               shift_bit = UMC_V12_0_PA_B1_BIT;
        if (nps == AMDGPU_NPS4_PARTITION_MODE)
                shift_bit = UMC_V12_0_PA_B0_BIT;
 
diff --git a/drivers/gpu/drm/amd/amdgpu/umc_v12_0.h 
b/drivers/gpu/drm/amd/amdgpu/umc_v12_0.h
index 9298018d938f..056bbc038312 100644
--- a/drivers/gpu/drm/amd/amdgpu/umc_v12_0.h
+++ b/drivers/gpu/drm/amd/amdgpu/umc_v12_0.h
@@ -65,12 +65,14 @@
 /* row bits in SOC physical address */
 #define UMC_V12_0_PA_R0_BIT 22
 #define UMC_V12_0_PA_R11_BIT 33
+#define UMC_V12_0_PA_R12_BIT 34
 #define UMC_V12_0_PA_R13_BIT 35
 /* channel bit in SOC physical address */
 #define UMC_V12_0_PA_CH4_BIT 12
 #define UMC_V12_0_PA_CH5_BIT 13
 /* bank bit in SOC physical address */
 #define UMC_V12_0_PA_B0_BIT 19
+#define UMC_V12_0_PA_B1_BIT 20
 /* row bits in MCA address */
 #define UMC_V12_0_MA_R0_BIT 10
 
-- 
2.34.1

Reply via email to